![ARTERY AT32F435 Series Reference Manual Download Page 156](http://html1.mh-extra.com/html/artery/at32f435-series/at32f435-series_reference-manual_2977592156.webp)
AT32F435/437
Series Reference Manual
2022.11.11
Page 156
Rev 2.03
Figure 9-8 DMAMUX event generation
1
0
2
1
0
2
Selected
all_req[n]
CLK
chx_mux_req
mux_req_cnt
2
mux_evtx
SYNCEN
EVTGEN
SYNCEN = 0, EVTGEN = 1, REQCNT = 2
9.5 DMA registers
Table 9-5 shows DMA register map and their reset values.
These peripheral registers must be accessed by bytes (8 bits), half-words (16 bits) or words (32 bits).
Table 9-5
DMA register map and reset value
Register
Offset
Reset value
DMA_STS
0x00
0x0000 0000
DMA_CLR
0x04
0x0000 0000
DMA_C1CTRL
0x08
0x0000 0000
DMA_C1DTCNT
0x0c
0x0000 0000
DMA_C1PADDR
0x10
0x0000 0000
DMA_C1MADDR
0x14
0x0000 0000
DMA_C2CTRL
0x1c
0x0000 0000
DMA_C2DTCNT
0x20
0x0000 0000
DMA_C2PADDR
0x24
0x0000 0000
DMA_C2MADDR
0x28
0x0000 0000
DMA_C3CTRL
0x30
0x0000 0000
DMA_C3DTCNT
0x34
0x0000 0000
DMA_C3PADDR
0x38
0x0000 0000
DMA_C3MADDR
0x3c
0x0000 0000
DMA_C4CTRL
0x44
0x0000 0000
DMA_C4DTCNT
0x48
0x0000 0000
DMA_C4PADDR
0x4c
0x0000 0000
DMA_C4MADDR
0x50
0x0000 0000
DMA_C5CTRL
0x58
0x0000 0000
DMA_C5DTCNT
0x5c
0x0000 0000
DMA_C5PADDR
0x60
0x0000 0000
DMA_C5MADDR
0x64
0x0000 0000
DMA_C6CTRL
0x6c
0x0000 0000