![ARTERY AT32F435 Series Reference Manual Download Page 119](http://html1.mh-extra.com/html/artery/at32f435-series/at32f435-series_reference-manual_2977592119.webp)
AT32F435/437
Series Reference Manual
2022.11.11
Page 119
Rev 2.03
6.2.9
IOMUX input/output
The multiplexed function of each IO port line is configured through the GPIOx_MUXL (for pin 0 to 7)
or GPIOx_MUXH (for pin 8 to 15) register.
Table 6-1 Port A m ultiplexed function configuration with GPIOA_MUX* register
Pin
MUX0
MUX1
MUX2
MUX3
MUX4
MUX5
MUX6
MUX7
PA0
TMR2_CH1
TMR2_EXT
TMR5_CH1
TMR8_EXT
I2C2_SCL
USART2_CTS
PA1
TMR2_CH2
TMR5_CH2
I2C2_SDA
SPI4_MOSI
I2S4_SDEXT
USART2_RTS_DE
PA2
TMR2_CH3
TMR5_CH3
TMR9_CH1
USART2_TX
PA3
TMR2_CH4
TMR5_CH4
TMR9_CH2
I2S2_MCK
USART2_RX
PA4
SPI1_CS
I2S1_WS
SPI3_CS
I2S3_WS
USART2_CK
PA5
TMR2_CH1
TMR2_EXT
TMR8_CH1C
SPI1_SCK
I2S1_CK
PA6
TMR1_BRK
TMR3_CH1
TMR8_BRK
SPI1_MISO
I2S2_MCK
USART3_CTS
PA7
TMR1_CH1C
TMR3_CH2
TMR8_CH1C
SPI1_MOSI
I2S1_SDEXT
PA8
CLKOUT1
TMR1_CH1
I2C3_SCL
USART1_CK
PA9
TMR1_CH2
I2C3_SMBA
SPI2_SCK
I2S2_CK
USART1_TX
PA10
TMR1_CH3
SPI2_MOSI
I2S2_SDEXT
I2S4_MCK
USART1_RX
PA11
TMR1_CH4
I2C2_SCL
SPI2_CS
I2S2_WS
SPI4_MISO
USART1_CTS
PA12
TMR1_EXT
I2C2_SDA
SPI2_MISO
USART1_RTS_DE
PA13
JTMS
SWDIO
IR_OUT
SPI3_MISO
PA14
JTCK
SWCLK
SPI3_MOSI
I2S3_SDEXT
PA15
JTDI
TMR2_CH1
TMR2_EXT
SPI1_CS
I2S1_WS
SPI3_CS
I2S3_WS
USART1_TX