AT32F425
Series Reference Manual
2022.03.30
Page 94
Ver 2.01
7
System configuration controller (SCFG)
7.1
Introduction
This device contains a set of system configuration register. The system configuration controller is mainly
used to:
Manage the external interrupts connected to the GPIOs
Control the memory mapping mode
Manage IRTMR/EMAC GPIO configurations
7.2
SCFG registers
Table 7-1 shows SCFG register map and their reset values.
These peripheral registers must be accessed by words (32 bits).
Table 7-1 SCFG register map and reset values
Register
Offset
Reset value
SCFG_CFG1
0x00
0x0000 000X
SCFG_EXINTC1
0x08
0x0000 0000
SCFG_EXINTC2
0x0C
0x0000 0000
SCFG_EXINTC3
0x10
0x0000 0000
SCFG_EXINTC4
0x14
0x0000 0000
SCFG_CFG2
0x18
0x0000 0000
7.2.1
SCFG configuration register1 (SCFG_CFG1)
Bit
Register
Reset value
Type
Description
Bit 31: 20 Reserved
0x000
resd
Kept at its default value.
Bit 19
PB14_UH
0x0
rw
PB14 Ultra high sourcing/sinking strength
This bit is written by software to control the PB14 PAD
sourcing/sinkg strength.
0: Not active
1: Corresponding GPIO is switched to ultra high
soucing/sinking strength
When this bit is set, the control bits of
GPIOx_OTYPER&GPIOx_HDRV become invalid
Bit 18
PB13_UH
0x0
rw
PB13 Ultra high sourcing/sinking strength
This bit is written by software to control the PB13 PAD
sourcing/sinkg strength.
0: Not active
1: Corresponding GPIO is switched to ultra high
soucing/sinking strength
When this bit is set, the control bits of
GPIOx_OTYPER&GPIOx_HDRV become invalid
Bit 17
PB9_UH
0x0
rw
PB9 Ultra high sourcing/sinking strength
This bit is written by software to control the PB9 PAD
sourcing/sinkg strength.
0: Not active
1: Corresponding GPIO is switched to ultra high
soucing/sinking strength
When this bit is set, the control bits of
GPIOx_OTYPER&GPIOx_HDRV become invalid
Bit 16
PB8_UH
0x0
rw
PB8 Ultra high sourcing/sinking strength
This bit is written by software to control the PB8 PAD
sourcing/sinkg strength.
0: Not active
1: Corresponding GPIO is switched to ultra high