AT32F425
Series Reference Manual
2022.03.30
Page 88
Ver 2.01
Table 6-2 Port B multiplexed function configuration with GPIOB_MUX* register
Pin
MUX0
MUX1
MUX2
MUX3
MUX4
MUX5
MUX6
MUX7
PB0
EVENTO
UT
TMR3_CH
3
TMR1_C
H2N
USART2_
RX
USART3
_CK
USART3
_RTS_D
E
I2S1_MCK
SPI1_MISO/
I2S1_MCK
PB1
TMR14_
CH1
TMR3_CH
4
TMR1_C
H3N
USART2_
CK
USART3
_RTS_D
E
USART3
_CTS
SPI2_SCK
/ I2S2_CK
SPI1_MOSI/
I2S1_SD
PB2
TMR3_ET
R
SPI3_M
OSI
/
I2S3_SD
I2C1_SMBA
PB3
SPI1_SC
K
/
I2S1_CK
EVENTOU
T
TMR2_C
H2
USART1
_RTS_D
E
USART2
_CTS
SPI2_SCK
/ I2S2_CK
SWO
PB4
SPI1_MI
SO
/
I2S1_MC
K
TMR3_CH
1
EVENTO
UT
I2Sext_SD
USART1
_CTS
TMR17_
BKIN
SPI2_MIS
O/
I2S2_MCK
I2C1_SDA
PB5
SPI1_M
OSI
/
I2S1_SD
TMR3_CH
2
TMR16_
BKIN
I2C1_SMB
A
USART1
_CK
USART2
_RTS_D
E
SPI2_MOS
I / I2S2_SD
PB6
USART1
_TX
I2C1_SCL
TMR16_
CH1N
USART4
_CK
I2S1_MCK
SPI3_CS/
I2S3_WS
PB7
USART1
_RX
I2C1_SDA
TMR17_
CH1N
USART4
_CTS
SPI3_SCK/
I2S3_CK
PB8
USART1
_TX
I2C1_SCL
TMR16_
CH1
EVENTOU
T
CAN_RX
SPI3_MISO/
I2S3_MCK
PB9
IR_OUT
I2C1_SDA
TMR17_
CH1
EVENTOU
T
CAN_TX
SPI2_CS
/
I2S2_WS
I2S1_MCK
SPI3_MOSI/
I2S3_SD
PB10
I2C2_SCL
TMR2_C
H3
USART3
_TX
SPI2_SC
K/
I2S2_CK
PB11
EVENTO
UT
I2C2_SDA
TMR2_C
H4
USART3
_RX
PB12
SPI2_CS
/
I2S2_WS
EVENTOU
T
TMR1_B
KIN
USART3
_CK
TMR15_
BKIN
SPI3_CS/
I2S3_WS
I2C2_SMBA
PB13
SPI2_SC
K
/
I2S2_CK
TMR15_C
H1N
TMR1_C
H1N
CLKOUT
USART3
_CTS
I2C2_SC
L
SPI3_SCK
/ I2S3_CK
PB14
SPI2_MI
SO
/
I2S2_MC
K
TMR15_C
H1
TMR1_C
H2N
I2Sext_SD
USART3
_RTS_D
E
I2C2_SD
A
SPI3_MIS
O/
I2S3_MCK
PB15
SPI2_M
OSI
/
I2S2_SD
TMR15_C
H2
TMR1_C
H3N
TMR15_C
H1N
RTC_RE
FIN
SPI3_MOS
I / I2S3_SD