AT32F425
Series Reference Manual
2022.03.30
Page 330
Ver 2.01
RFDTH0
1BCh
0xXXXX XXXX
RFI1
1C0h
0xXXXX XXXX
RFC1
1C4h
0xXXXX XXXX
RFDTL1
1C8h
0xXXXX XXXX
RFDTH1
1CCh
0xXXXX XXXX
Reserved
1D0h~1FFh
xx
FCTRL
200h
0x2A1C 0E01
FMCFG
204h
0x0000 0000
Reserved
208h
xx
FSCFG
20Ch
0x0000 0000
Reserved
210h
xx
FRF
214h
0x0000 0000
Reserved
218h
xx
FACFG
21Ch
0x0000 0000
Reserved
220h~23Fh
xx
FB0F1
240h
0xXXXX XXXX
FB0F2
244h
0xXXXX XXXX
FB1F1
248h
0xXXXX XXXX
FB1F2
24Ch
0xXXXX XXXX
…
…
...
FB13F1
2A8h
0xXXXX XXXX
FB13F2
2ACh
0xXXXX XXXX
19.7.1 CAN control and status registers
19.7.1.1 CAN master control register (CAN_MCTRL)
Bit
Register
Reset value
Type
Description
Bit 31: 17 Reserved
0x0000
resd
Kept at its default value.
Bit 16
PTD
0x1
rw
Prohibit trans when debug
0: Transmission works during debug
1: Transmission is prohibited during debug. Receive FIFO
can be still accessible normally.
Note: Transmission can be disabled only when PTD and
CANx_PAUSE bits in the DEBUG_CTRL register are set
simultaneously.
Bit 15
SPRST
0x0
rw1s
Software partial reset
0: Normal
1: Software partial reset
Note:
SPRST only reset receive FIFO and MCTRL register.
The CAN enters Sleep mode after reset. Then this bit is
automatically cleared by hardware.
Bit 14: 8
Reserved
0x00
resd
Kept at its default value.
Bit 7
TTCEN
0x0
rw
Time triggered communication mode enable
0: Time triggered communication mode disabled
1: Time triggered communication mode enabled
Bit 6
AEBOEN
0x0
rw
Automatic exit bus-off enable
0: Automatic exit bus-off disabled
1: Automatic exit bus-off enabled
Note:
When Automatic exit bus-off mode is enabled, the