AT32F425
Series Reference Manual
2022.03.30
Page 317
Ver 2.01
conversion follows the sequence : 4, 5, 6, not 3, 4,5.
18.5.13 ADC preempted data register x ( ADC_ PDTx) (x=1..4)
Accessed by words.
Bit
Register
Reset value
Type
Description
Bit 31: 16 Reserved
0x0000
resd
Kept at its default value
Bit 15: 0
PDTx
0x0000
rw
Conversion data from preempted channel
18.5.14 ADC ordinary data register ( ADC_ ODT)
Accessed by words.
Bit
Register
Reset value
Type
Description
Bit 31: 16 ADC2ODT
0x0000
ro
ADC2 conversion data of ordinary channel
Note:
These bits are reserved in ADC2 and ADC3.
In ADC1, these bits are valid only in master/slave mode,
and they contain the conversion result from the ADC2
ordinary cahnnels.
Bit 15: 0
ODT
0x0000
ro
Conversion data of ordinary channel