AT32F421
Series Reference Manual
2022.11.11
Page 260
Rev 2.02
Figure 14-98
Counter timing with prescaler value changing from 1 to 4
TMR_CLK
CK_CNT
COUNTER
OVFIF
DIV[15
:
0]
18
17
19
1A
1B
1C
0
3
00
01
Clear
PR[15
:
0]
1C
14.6.3.2 Counting mode
The advanced-control timer consists of a 16-bit counter supporting up, down, up/down counting modes.
The TMRx_PR register is used to configure the counting period. The value in the TMRx_PR is
immediately moved to the shadow register by default. When the periodic buffer is enabled (PRBEN=1),
the value in the TMRx_PR register is transferred to the shadow register only at an overflow event.
The TMRx_DIV register is used to configure the counting frequency. The counter counts once every
count clock period (DIV[15:0]+1). Similar to the TMRx_PR register, when the periodic buffer is enabled,
the value in the TMRx_DIV register is updated to the shadow register at an overflow event.
Reading the TMRx_CNT register returns to the current counter value, and writing to the TMRx_CNT
register updates the current counter value to the value being written.
An overflow event is generated by default. Set OVFEN=1 in the TMRx_CTRL1 to disable generation of
update events. The OVFS bit in the TMRx_CTRL1 register is used to select overflow event source. By
default, counter overflow/underflow, setting OVFSWTR bit and the reset signal generated by the slave
timer controller in reset mode trigger the generation of an overflow event. When the OVFS bit is set, only
counter overflow/underflow triggers an overflow event.
Setting the TMREN bit (TMREN=1) enables the timer to start counting. Base on synchronization logic,
however, the actual enable signal TMR_EN is set 1 clock cycle after the TMREN is set.
Figure 14-99 Counter structure
Overflow event
(RPR_overflow)
Overflow event
TMRx_PR
Preload
Overflow event
PR_shadow
1
0
TMRx_DIV
Preload
PRBEN
DIV_shadow
0
1
PRBEN
DIV_counter
CNT_counter
RPR_counter
RPR_shadow
Preload
TMRx_RPR
CNT_overflow
TMR_CLK
DIV_overflow
Upcounting mode
Set C
MSEL[1:0]=2’b00 and OWCDIR=1’b0 in the TMRx_CTRL1 register to enable the
upcounting mode.
In this mode, the counter counts from 0 to the value programmed in the TMR1_PR
register, restarts from 0, and generates a counter overflow event, with the OVFIF bit being set to 1. If the
overflow event is disabled, the register is no longer reloaded with the preload and re-loaded value after
counter overflow occurs, otherwise, the prescaler and re-loaded value will be updated at an overflow
event.