
AT32F413
Series Reference Manual
2022.06.27
Page 283
Rev 2.00
19.6.3 ADC control register2 (ADC_CTRL2)
Bit
Register
Reset value
Type
Description
Bit 30: 26 Reserved
0x00
resd
Kept at its default value
Bit 23
ITSRVEN
0x0
rw
Internal temperature sensor and VINTRV enable
0: Internal temperature sensor and VINTRV disabled
1: Internal temperature sensor and VINTRV enabled
Note: These bits are reserved in ADC2, and must be kept
at its default value.
Bit 22
OCSWTRG
0x0
rw
Conversion of ordinary channels triggered by software
0: Conversion of ordinary channels not triggered
1: Conversion of ordinary channels triggered (This bit is
cleared by software or by hardware as soon as the
conversion starts)
Bit 21
PCSWTRG
0x0
rw
Conversion of preempted channels triggered by software
0: Conversion of preempted channels not triggered
1: Conversion of preempted channels triggered (This bit is
cleared by software or by hardware as soon as the
conversion starts)
Bit 20
OCTEN
0x0
rw
Trigger mode enable for ordinary channels conversion
0: Trigger mode disabled for ordinary channels conversion
1: Trigger mode enabled for ordinary channels conversion
Bit 25
Bit 19: 17
OCTESEL
0x0
rw
Trigger event select for ordinary channels conversion
For ADC1 and ADC2, the trigger events are configured as
follows:
0000: Timer 1 CH1 event
0001: Timer 1 CH2 event
0010: Timer 1 CH3 event
0011: Timer 2 CH2 event
0100: Timer 3 TRGOUT event
0101: Timer 4 CH4 event
0110: EXINT line 11/ TMR8_TRGOUT event
0111: OCSWTRG
1000~1100: Unused. Configuration is not allowed.
1101: Timer 1 TRGOUT event
1110: Timer 8 CH1 event
1111: Timer 8 CH2 event
Bit 16
Reserved
0x0
resd
Kept at its default value
Bit 15
PCTEN
0x0
rw
Trigger mode enable for preempted channels conversion
0: Disabled
1: Enabled
Bit 24
Bit 14: 12
PCTESEL
0x0
rw
Trigger event select for preempted channels conversion
For ADC1 and ADC2, the trigger events are configured as
follows:
0000: Timer 1 TRGOUT event
0001: Timer 1 CH4 event
0010: Timer 2 TRGOUT event
0011: Timer 2 CH1 event
0100: Timer 3 CH4 event
0101: Timer 4 TRGOUT event
0110: EXINT line 15/TMR8_CH4 event
0111: PCSWTRG
1000~1100: Unused. Configuration is not allowed.
1101: Timer 1 CH1 event
1110: Timer 8 CH1 event