
Hardware Description
3-48
Copyright © ARM Limited 2000. All rights reserved.
Note
To conserve power in the P1100 design the main power rail is +3V. This powers the
3.3V parts at the limit of their standard tolerance.
3.15.4
Power switching
Several of the power supply outputs can be switched ON and OFF in the PLD power
control register, as indicated in Table 3-22 on page 3-47. There are a number of control
signals from other devices. These are:
POK
power OK signal. Provides the SA-1100 and keyboard controller
as a power supply status flag.
PSU_BATT_OK
supplied to the keyboard controller. When deasserted the
keyboard controller enters its CRITICAL SUSPEND mode. It
exits CRITICAL SUSPEND when
PSU_BATT_OK
is asserted.
PSU_VDD_FLT
an inverted version of
PSU_BATT_OK
which is supplied to the
SA-1100. When asserted the SA-1100 enters sleep mode.
PSU_LCD_BIAS
Yes
Maxim MAX686.
Va14V to 20V Bias voltage for
monochrome LCDs.
Digitally controlled output ranging between
+14V to +20V, controlled by setting either
PLD_LCD_UP or PLD_LCD_DN in the
LCD bias control register.
Switched ON and OFF by the PLD_S4_ON
bit in the power control register.
EXP_+3V
No
Regulator U37.
+3V alternate supply for the FPGA. The
supply source is selected by using a link on
header JP27.
EXP_+5V
No
Regulator U36.
Provided by a linear regulator from the
ex9V source. This is the only source
of power routed to the expansion connector
JP20.
Table 3-22 Power supply rail usage (continued)
Name
Switched
Source
Usage
Summary of Contents for Prospector P1100
Page 1: ...ARM DUI 0122A Prospector P1100 User Guide ...
Page 4: ...iv Copyright ARM Limited 2000 All rights reserved ARM DUI 0122A ...
Page 86: ...Hardware Description 3 54 Copyright ARM Limited 2000 All rights reserved ARM DUI 0122A ...
Page 140: ...Connector reference A 18 Copyright ARM Limited 2000 All rights reserved ARM DUI 0122A ...