3.2.2
Peripheral (expansion) region memory map
The Musca
‑
S1 test chip implements the Peripheral (expansion) region of the SSE
‑
200 memory map.
The following figure shows the Musca
‑
S1 test chip implementation of the Peripheral (expansion) region
of the SSE
‑
200 memory map.
0x4000_0000
Musca-S1 memory map
CMSDK Timer 0 (NS)
CMSDK Timer 1 (NS)
0x4000_1000
CMSDK Dual Timer (NS)
0x4000_2000
Message Handling Unit 0 (NS)
Message Handling Unit 1 (NS)
0x4000_3000
0x4000_4000
Reserved
0x4000_5000
Reserved
0x5000_0000
0x4008_0000
Non-secure Privilege control (NS)
0x4008_1000
Non-secure CMSDK Watchdog Timer
0x4008_2000
0x5000_1000
CMSDK Timer 0 (S)
CMSDK Timer 1 (S)
0x5000_2000
CMSDK Dual Timer (S)
Message Handling Unit 0 (S)
Message Handling Unit 1 (S)
0x5000_3000
0x5000_4000
Reserved
0x5000_5000
0x5008_2000
0x5008_0000
Security Privilege Control registers
0x5008_1000
Secure CMSDK Watchdog Timer
0x5008_3000
0x5008_4000
CMSDK Watchdog on 32KCLK
0x5002_E000
CMSDK Timer on 32KCLK
0x5002_F000
Reserved
0x5003_0000
0x5008_5000
Code
(AHB5 expansion)
SRAM
Peripheral
(expansion)
AHB5 expansion 0
AHB5 expansion 1
System
0x5008_6000
0x0000_0000
0x2000_0000
0x4000_0000
0x6000_0000
0x5008_7000
0x8000_0000
0xE000_0000
0xFFFF_FFFF
SSE-200 system memory map
CryptoCell-312
0x4008_8000
0x4008_C000
Reserved
0x5008_8000
0x5008_C000
System information register block
0x4002_0000
Reserved
0x4002_1000
CMSDK Timer on 32KCLK
0x4002_F000
Reserved
0x4003_0000
System Information registers (S)
0x5002_0000
System control registers (S)
0x5002_1000
Reserved (PPU units)
0x5002_2000
Reserved
0x5002_8000
Private core
0x4001_0000
Private core
0x5001_0000
Expansion 1
0x4010_0000
0x5010_0000
Reserved
SRAM 0 MPC (S)
SRAM 1 MPC (S)
Reserved
SRAM 2 MPC (S)
SRAM 3 MPC (S)
Reserved
CryptoCell-312
Expansion 1
Figure 3-2 Musca-S1 test chip memory map Peripheral region
3 Programmers model
3.2 Memory maps
101835_0000_01_en
Copyright © 2019, 2020 Arm Limited or its affiliates. All rights
reserved.
3-47
Non-Confidential