Table 3-88 IOMUX_MAIN_OENSEL Register bit assignments
Bits
Name
Function
[31:0]
IOMUX_MAIN_OENSEL_0[31:0]
I/O main function output enable select for
Musca
‑
S1 test chip multiplexed I/O
PA31
‑
PA0:
0b0
: Select ALTF1.
0b1
: Select MAIN_OE.
Reset value
0xFFFF_FFFF
.
Note
See
2.2.2 Test chip multiplexed I/O
for the functions that are
available on the multiplexed Musca
‑
S1 test
chip I/O.
IOMUX_MAIN_DEFAULT_IN Register
The IOMUX_MAIN_DEFAULT_IN Register characteristics are:
Purpose
Musca
‑
S1 test chip I/O PA31
‑
PA0: Drives unselected outputs of MAIN input multiplexers to
defined logic levels to prevent floating nodes.
See
for information on the Musca
‑
S1 test chip I/O
multiplexer.
Usage constraints
There are no usage constraints.
Memory offset and full register reset value
See
.
The following table shows the IOMUX_MAIN_DEFAULT_IN Register bit assignments.
Table 3-89 IOMUX_MAIN_DEFAULT_IN Register bit assignments
Bits
Name
Function
[31:0]
IOMUX_MAIN_DEFAULT_IN_0[31:0] Defines value of unselected outputs of ALTF1
input multiplexers for Musca
‑
S1 test chip
multiplexed I/O PA31
‑
PA0:
0b0
: Default to
0b0
.
0b1
: Default to
0b1
.
Reset value
0x0000_0000
.
Note
See
2.2.2 Test chip multiplexed I/O
for the functions that are
available on the multiplexed Musca
‑
S1 test
chip I/O.
IOMUX_ALTF1_INSEL Register
The IOMUX_ALTF1_INSEL Register characteristics are:
3 Programmers model
3.11 Serial Configuration Control registers
101835_0000_01_en
Copyright © 2019, 2020 Arm Limited or its affiliates. All rights
reserved.
3-150
Non-Confidential