Arm® Corstone™ SSE
-300 with Cortex®-
M55 and Ethos™
-U55 :
Example Subsystem for MPS3 - Application Note AN547
DAI 0547C
Issue C
7 Interrupt Map
Copyright
©
2020, 2021 Arm Limited (or its affiliates). All rights reserved.
Non-Confidential
Page 43 of 64
7
Interrupt Map
The following table shows how the interrupts in this SMM extend the SSE-300 interrupt map by adding to
the expansion area.
Interrupt Input
Interrupt Source
Source
IRQ[0]
Non-secure Watchdog reset Request
SSE-300
IRQ[1]
Non-secure Watchdog Interrupt
IRQ[2]
SLOWCLK Timer
IRQ[3]
Timer 0
IRQ[4]
Timer 1
IRQ[5]
Timer 2
IRQ[6]
Reserved
IRQ[7]
Reserved
IRQ[8]
Reserved
IRQ[9]
MPC Combined (Secure)
IRQ[10]
PPC Combined (Secure)
IRQ[11]
MSC Combined (Secure)
IRQ[12]
Bridge Error Combined Interrupt (Secure)
IRQ[13]
Reserved
IRQ[14]
MGMT_PPU
IRQ[15]
SYS_PPU
IRQ[16]
CPU0_PPU
IRQ[17]
Reserved
IRQ[18]
Reserved
IRQ[19]
Reserved
IRQ[20]
Reserved
IRQ[21]
Reserved
IRQ[22]
Reserved
IRQ[23]
Reserved
IRQ[24]
Reserved
IRQ[25]
Reserved
IRQ[26]
DEBUG_PPU
IRQ[27]
TIMER 3 AON
IRQ[28]
CPU0CTIIRQ0
IRQ[29]
CPU0CTIIRQ01
IRQ[30]
Reserved
IRQ[31]
Reserved
IRQ[32]
System timestamp counter interrupt
FPGA
System
IRQ[33]
UART 0 Receive Interrupt
IRQ[34]
UART 0 Transmit Interrupt
IRQ[35]
UART 1 Receive Interrupt
IRQ[36]
UART 1 Transmit Interrupt
IRQ[37]
UART 2 Receive Interrupt