ARM DDI 0155A
Copyright © ARM Limited 2000. All rights reserved.
ix
List of Figures
ARM946E-S Technical Reference Manual
Figure 1-1
ARM946E-S block diagram................................................................... 1-3
Figure 2-1
CP15 MRC and MCR bit pattern........................................................... 2-6
Figure 2-2
Index and segment format .................................................................. 2-23
Figure 2-3
ICache address format........................................................................ 2-24
Figure 2-4
Process ID format ............................................................................... 2-29
Figure 2-5
Index/segment format ......................................................................... 2-32
Figure 2-6
Data format TAG read/write operations .............................................. 2-32
Figure 3-1
Example 8K cache ................................................................................ 3-3
Figure 3-2
Access address for a 4KB cache .......................................................... 3-5
Figure 3-3
Register 7, Rd format .......................................................................... 3-10
Figure 4-1 ARM946E-S
protection
unit................................................................... 4-2
Figure 4-2
Overlapping memory regions ................................................................ 4-6
Figure 5-1
SRAM read cycle .................................................................................. 5-2
Figure 6-1
Linefetch transfer .................................................................................. 6-4
Figure 6-2
Back to back linefetches ....................................................................... 6-5
Figure 6-3
Nonsequential uncached accesses....................................................... 6-6
Figure 6-4
Data burst followed by instruction fetch ................................................ 6-6
Figure 6-5
Crossing a 1KB boundary ..................................................................... 6-7
Figure 6-6
AHB clock relationships ...................................................................... 6-10
Figure 6-7
ARM946E-S CLK to AHB HCLK sampling.......................................... 6-11
Figure 7-1
Coprocessor clocking............................................................................ 7-2
Figure 7-2
LDC/STC cycle timing ........................................................................... 7-4
Figure 7-3
MCR/MRC transfer timing with busy-wait ............................................. 7-8
Summary of Contents for ARM946E-S
Page 1: ...ARM DDI 0155A ARM946E S Technical Reference Manual ...
Page 6: ...vi Copyright ARM Limited 2000 All rights reserved ARM DDI 0155A 04 Limited Confidential ...
Page 54: ...Programmer s Model 2 34 Copyright ARM Limited 2000 All rights reserved ARM DDI 0155A ...
Page 70: ...Caches 3 16 Copyright ARM Limited 2000 All rights reserved ARM DDI 0155A ...
Page 78: ...Protection Unit 4 8 Copyright ARM Limited 2000 All rights reserved ARM DDI 0155A ...
Page 112: ...Coprocessor Interface 7 14 Copyright ARM Limited 2000 All rights reserved ARM DDI 0155A ...