
Chapter 5 Generating Pulse Signal
5-20
5.6 Setting Patterns
The following two test patterns can be selected.
PRBS
Programmable Pattern
PRBS
PRBS is the pattern generated at the hardware.
The generated pattern length, maximum length of contiguous 1s, and
maximum length of contiguous 0s differ depending on the hardware
configuration.
The following block diagram indicates the hardware generating PRBS
2^7–1.
D
Q
D
Q
D
Q
D
Q
D
Q
D Q
D Q
Clock
Output
flip-flop
×
7
Exclusive OR
1
2
3
4
5
6
7
In
itial Value
Figure 5.6-1 Block Diagram for PRBS Generating Circuit
This block diagram is composed of a shift register composed of a
seven-stage flip-flop and an Exclusive OR circuit. A signal of the sixth and
seventh stages of the shift register are input to the Exclusive Or and the
output of the Exclusive Or is input to the shift register. This type of
configuration is described by the following pattern generation polynomial.
1+X
6
+X
7
When inputting the default value of 7 bits and impressing the clock, a
pattern with a bit length of 2
7
–1 = 127 is repeatedly generated. The
default value of seven bits includes 1 or more “1” bits.
The following shows the pattern length, maximum number of contiguous
1s, and maximum number of contiguous 0s using the PRBS generation
formula of the BERTWave.
Summary of Contents for BERTWave MP2100B
Page 24: ...xxiv...
Page 96: ...Chapter 2 Before Use 2 42...
Page 112: ...Chapter 3 Connecting with DUT 3 16...
Page 250: ...Chapter 7 Measuring Waveform 7 64 Figure 7 12 1 Marker Display...
Page 262: ...Chapter 7 Measuring Waveform 7 76...
Page 276: ...Chapter 8 Operating Optical Interface 8 14...
Page 304: ...Chapter 9 Performance Test 9 28...
Page 320: ...Chapter 10 Maintenance 10 16...
Page 374: ...Appendix E Performance Test Record Form E 10...
Page 382: ...Index Index 6...