
ADSP-214xx SHARC Processor Hardware Reference
A-157
Registers Reference
25
SPTRAN
Data Direction Control.
This bit controls the data direction of the
serial port channel A and B signals.
When cleared (= 0) the SPORT is configured to receive on both chan-
nels A and B. When configured to receive, the RXSPxA and RXSPxB
buffers are activated, while the receive shift registers are controlled by
SPORTx_CLK and SPORTx_FS. The TXSPxA and TXSPxB buffers
are inactive.
When set (= 1) the SPORT is configured to transmit on both channels
A and B. When configured to transmit, the TXSPxA and TXSPxB buf-
fers are activated, while the transmit shift registers are controlled by
SPORTx_CLK and SPORTx_FS. The RXSPxA and RXSPxB buffers
are inactive.
26
(RO)
DERR_B
Channel B Error Status.
When the SPORT is configured as a transmit-
ter, this bit provides transmit underflow status. If FSR = 1, DERR_x bit
indicates whether the SPORTx_FS signal (from an internal or external
source) occurred while the DXS_x buffer was empty. The SPORTs
transmit data whenever they detect a SPORTx_FS signal.
0 = No SPORTx_FS signal occurred while TXSPxA/B buffer is empty.
1 = SPORTx_FS signal occurred while TXSPxA/B buffer is empty.
If FSR = 0, DERR_x is set whenever the SPORT is required to transmit
and the transmit buffer is empty.
When the SPORT is configured as a receiver, this bit provides receive
overflow status. If FSR = 1, DERR_x bit indicates whether the
SPORTx_FS signal (from an internal or external source) occurred while
the DXS_x buffer was full. The SPORTs receive data whenever they
detect a SPORTx_FS signal. As a receiver, it indicates when the channel
has received new data while the receive buffer is full. New data over-
writes existing data.
0 = No SPORTx_FS signal occurred while RXSPxA/B buffer is full.
1 = SPORTx_FS signal occurred while RXSPxA/B buffer is full.
If FSR = 0, DERR_x is set whenever the SPORT is required to receive
and the receive buffer is full.
28–27
(RO)
DXS_B
Channel B Data Buffer Status.
Indicates the status of the serial port's
channel B data buffer (RXSPxB or TXSPxB) as follows:
00 = Empty
10 = Partially full
11 = Full
Table A-84. SPCTLx Register Bit Descriptions (Standard Serial Mode)
(RW) (Cont’d)
Bit
Name
Description
www.BDTIC.com/ADI
Summary of Contents for SHARC ADSP-214 Series
Page 60: ...Contents lx ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 72: ...Notation Conventions lxxii ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 130: ...Programming Model 2 52 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 264: ...Programming Models 3 134 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 290: ...Programming Model 4 26 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 296: ...Programming Model 5 6 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 396: ...Effect Latency 7 28 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 520: ...Programming Model 10 62 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 616: ...Debug Features 14 22 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 656: ...Programming Model 15 40 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 714: ...Programming Model 19 10 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 1132: ...Register Listing A 306 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 1192: ...Index I 34 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...