
ADSP-214xx SHARC Processor Hardware Reference
A-61
Registers Reference
Table A-32. External Port DMA Register Bit Descriptions (RW)
Bit
Name
Description
0
DEN
DMA Enable.
0 = External port channel x DMA is disabled
1 = Enable External port DMA for channel x
1
TRAN
DMA Direction.
Determines the DMA data direction.
For internal to internal transfers, TRAN must be set.
0 = Write to internal memory (external reads)
1 = Read from internal memory (external writes)
Note: If delay line DMA is enabled then the TRAN bit doesn’t
have any effect. For delay line DMA, transfer direction depends
on the state of delay line transfers.
2
CHEN
Enable Chaining.
0 = Chaining disabled
1 = Chaining enabled
3
DLEN
Enable Delay Line DMA.
DLEN is applicable only if CHEN=1.
0 = Delay-line DMA disabled
1 = Delay-line DMA enabled
4
CBEN
Circular Buffering Enable.
0 = Disables circular buffering with delay line DMA
1 = Enables circular buffering with delay line DMA
Circular buffering can be used with normal DMA as well, if cir-
cular buffering is enabled with chaining in normal DMA then
ELEP and EBEP should be part of the TCB.
5 (WOC)
DFLSH
Flush DMA FIFO.
Clears the DFS bit.
6
Reserved
7
WRBEN
Enable Write Back of EIEP After Reads/Writes.
Write back is automatically enabled for Delay Line DMA.
WRBEN is applicable only if CHEN = 1
8
OFCEN
On the Fly Control Loading Enable.
The control bits in CPEP register are used to describe the next
TCB behavior if OFCEN is set and therefore the DMA controls
can be changed from TCB to TCB.
0 = Disables the control bits in CPEP register
1 = Enables the control bits in CPEP register. Note if chaining is
enabled with OFCEN bit set then TRAN bit has no effect, and
direction is determined by CPD bit in CPEP register.
www.BDTIC.com/ADI
Summary of Contents for SHARC ADSP-214 Series
Page 60: ...Contents lx ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 72: ...Notation Conventions lxxii ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 130: ...Programming Model 2 52 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 264: ...Programming Models 3 134 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 290: ...Programming Model 4 26 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 296: ...Programming Model 5 6 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 396: ...Effect Latency 7 28 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 520: ...Programming Model 10 62 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 616: ...Debug Features 14 22 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 656: ...Programming Model 15 40 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 714: ...Programming Model 19 10 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 1132: ...Register Listing A 306 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 1192: ...Index I 34 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...