
ADSP-214xx SHARC Processor Hardware Reference
A-47
Registers Reference
AMI Control Registers (AMICTLx)
The
AMICTL0–3
registers control the mode of operations for the four banks
of external memory. These registers are shown in
described in
. Note for all AMI timing bit settings, all defined
cycles are derived from the SDRAM clock.
14–12
FRZCR
Arbitration Freezing Length for CORE Accesses.
000 = No Freezing
001 = 4 Accesses
010 = 8 Accesses
011 = 16 Accesses
100 = 32 Accesses
101 = Page size (SDRAM only
1
)
110, 111 = Reserved
18–15
DATEN
EP Data Mask Enable.
In no pack mode of the SDRAM/AMI
memory controller, masks those bits of the data lane (DL)
with zeros. The data lane is 8 bits. The 16-bit data bus has
two data lanes.
DATA31–24 is reserved
DATA23–16 is reserved
DATA15–8 is mapped to DATEN1
DATA7–0 is mapped to DATEN0
For example, if DATEN is 0011, then DL1 and DL01 are
masked with zeros.
31–19
Reserved
1 The EPCTL register automatically reads the SDCTL page size setting (SDCAW), programs just
need to program the EPCTL for selecting page size freeze mode.
Table A-25. EPCTL Register Bit Descriptions (RW) (Cont’d)
Bit
Name
Description
www.BDTIC.com/ADI
Summary of Contents for SHARC ADSP-214 Series
Page 60: ...Contents lx ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 72: ...Notation Conventions lxxii ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 130: ...Programming Model 2 52 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 264: ...Programming Models 3 134 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 290: ...Programming Model 4 26 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 296: ...Programming Model 5 6 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 396: ...Effect Latency 7 28 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 520: ...Programming Model 10 62 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 616: ...Debug Features 14 22 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 656: ...Programming Model 15 40 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 714: ...Programming Model 19 10 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 1132: ...Register Listing A 306 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 1192: ...Index I 34 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...