
ADSP-214xx SHARC Processor Hardware Reference
16-5
Peripheral Timers
During the
external event watchdog
(EXT_CLK) mode, the period register
is write-only. Therefore, the period buffer is used in this mode to insure
high/low period value coherency.
Pulse Width Register (TMxW).
During the pulse width modulation
(PWM_OUT), the width value is written into the timer width registers.
Both width and period register values must be updated “on the fly” since
the period and width (duty cycle) change simultaneously. To insure
period and width value concurrency, a 32-bit period buffer and a 32-bit
width buffer are used.
During the pulse width and period capture (WDTH_CAP) mode, both
the period and width values are captured at the appropriate time. Since
both the width and period registers are read-only in this mode, the exist-
ing 32-bit period and width buffers are used.
When the processor is in EXT_CLK mode, the width register is unused.
Read-Modify-Write
The traditional read-modify-write operation to enable/disable a peripheral
is different for the timers.
For more information, see “Peripheral Timer
Clocking
The fundamental timing clock of the peripheral timers is peripheral
clock/4 (
PCLK
/4).
Functional Description
Each timer has one dedicated bidirectional chip signal,
TIMERx
. The two
timer signals are connected to the 14 digital peripheral interface (DPI)
www.BDTIC.com/ADI
Summary of Contents for SHARC ADSP-214 Series
Page 60: ...Contents lx ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 72: ...Notation Conventions lxxii ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 130: ...Programming Model 2 52 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 264: ...Programming Models 3 134 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 290: ...Programming Model 4 26 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 296: ...Programming Model 5 6 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 396: ...Effect Latency 7 28 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 520: ...Programming Model 10 62 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 616: ...Debug Features 14 22 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 656: ...Programming Model 15 40 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 714: ...Programming Model 19 10 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 1132: ...Register Listing A 306 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 1192: ...Index I 34 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...