
Effect Latency
15-28
ADSP-214xx SHARC Processor Hardware Reference
from
RXSPI
, but their contents are identical to that of
RXSPI
. When
RXSPI
is read from core, the
RXS
bit is cleared (read only-to-clear) and an SPI
transfer may be initiated (if
TIMOD
= 00). No such hardware action occurs
when the shadow register is read.
RXSPI_SHADOW
is only accessible by the
core.
Internal Loopback Mode
In this mode different types of loopback are possible since there is only
one DMA channel available:
• Core receive and transmit transfers
• Transmit DMA and core receive transfers
• Core Transmit and DMA receive transfers
To loop data back from
MOSI
to
MISO
, the
MISO
pin is internally discon-
nected. The
MOSI
pin will contain the value being looped back. Programs
should set the
SPIEN
,
SPIMS
, and
ILPBK
bits in the
SPICTLx
register.
Loopback operation is only used in master mode.
Loop Back Routing
The SPI supports an internal loop back mode using the SRU.
information, see “Loop Back Routing” on page 9-40.
Effect Latency
The total effect latency is a combination of the write effect latency (core
access) plus the peripheral effect latency (peripheral specific).
www.BDTIC.com/ADI
Summary of Contents for SHARC ADSP-214 Series
Page 60: ...Contents lx ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 72: ...Notation Conventions lxxii ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 130: ...Programming Model 2 52 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 264: ...Programming Models 3 134 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 290: ...Programming Model 4 26 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 296: ...Programming Model 5 6 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 396: ...Effect Latency 7 28 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 520: ...Programming Model 10 62 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 616: ...Debug Features 14 22 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 656: ...Programming Model 15 40 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 714: ...Programming Model 19 10 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 1132: ...Register Listing A 306 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 1192: ...Index I 34 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...