
Effect Latency
10-54
ADSP-214xx SHARC Processor Hardware Reference
SPORT Loopback
When the SPORT loopback bit,
SPL
(bit 12), is set in the
SPMCTLx
register,
the serial port is configured in an internal loopback connection as follows:
SPORT0/SPORT1 work as a pair, SPORT2/SPORT3 work as a pair,
SPORT4/SPORT5 work as a pair and SPORT6/SPORT7 work as a pair.
The
SPL
bit applies to all non multichannel modes.
The loopback mode enables programs to test the serial ports internally and
to debug applications. In loopback mode, either of the two paired
SPORTS can be transmitters or receivers. One SPORT in the loopback
pair must be configured as a transmitter; the other must be configured as a
receiver. For example, SPORT0 can be a transmitter and SPORT1 can be
a receiver for internal loopback. Or, SPORT0 can be a receiver and
SPORT1 can be the transmitter when setting up internal loopback.
LoopBack Routing
The SPORTs support an internal loopback mode by using the SRU.
more information, see “Loop Back Routing” on page 9-40.
Buffer Hang Disable (BHD)
To support debugging buffer transfers, the processors have a buffer hang
disable (
BHD
) bit. When set (= 1), this bit prevents the processor core from
detecting a buffer-related stall condition, permitting debugging of this
type of stall condition.
Effect Latency
The total effect latency is a combination of the write effect latency (core
access) plus the peripheral effect latency (peripheral specific).
www.BDTIC.com/ADI
Summary of Contents for SHARC ADSP-214 Series
Page 60: ...Contents lx ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 72: ...Notation Conventions lxxii ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 130: ...Programming Model 2 52 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 264: ...Programming Models 3 134 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 290: ...Programming Model 4 26 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 296: ...Programming Model 5 6 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 396: ...Effect Latency 7 28 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 520: ...Programming Model 10 62 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 616: ...Debug Features 14 22 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 656: ...Programming Model 15 40 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 714: ...Programming Model 19 10 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 1132: ...Register Listing A 306 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 1192: ...Index I 34 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...