
Programming Model
9-44
ADSP-214xx SHARC Processor Hardware Reference
Figure 9-16. DAI Example
SOURCE FROM
DVD PLAYER
S/PDIF
s
eri
a
l
protoc
a
l cont
a
ining
m
u
ltich
a
nnel
au
dio
sa
mpled
a
t 48 KHz
a
nd compre
ss
ed in AC3
BRING DATA INTO SHARC CORE
Three
s
ynchronized (b
u
t
s
ep
a
r
a
te)
s
tereo
s
tre
a
m
s
sa
mpled
a
t 44.1 KHz
a
re bro
u
ght b
a
ck to
the core for
reverb,
EQ
a
nd
other effect
s
IDP
CHANNEL_1
CHANNEL_2
CHANNEL_3
SRC2
SRC1
SRC0
PIN_1
S/PDIF
STREAM
CONNECT TO S/PDIF RX
TRANSLATE PROTOCOL
On-chip DPLL
us
ed to
recover clock
a
nd fr
a
me
s
ync
S/PDIF
RECEIVER
SERIAL DATA
CLOCK
FRAME SYNC
MUL
TICHANNEL CLOCK
IDP
CHANNEL0
SHARC
CORE
SAMPLE RATE CONVERSION
Convert
us
ing ch
a
ining mode
m
u
ltich
a
nnel ch
a
nnel
s
a
re extr
a
cted
a
nd the r
a
te conver
s
ion r
a
tio i
s
ph
as
e locked ch
a
nnel to ch
a
nnel.
I
2
S DATA INTO SHARC CORE
AC3 (Dolby Digit
a
l)
decompre
ss
ion
a
lgorithm
i
s
exec
u
ted in
s
oftw
a
re
5.1 ch
a
nnel
su
rro
u
nd
s
o
u
nd
sa
mpled
a
t 48 KHz
SPORT0
I
2
S DATA (3 STEREO PAIRS)
44.1 KHz
44.1 KHz
MULTICHANNEL RATE
SAMPLE CLOCK OUTPUT
The o
u
tp
u
t of the PCG i
s
ro
u
ted to
a
pin
a
nd the
o
u
tp
u
t
sa
mple r
a
te clock
i
s
a
l
s
o ro
u
ted to the
sa
me pin.
PCG
SPORT4
PIN_2
PIN_3
PIN_4
PIN_5
PIN_6
PIN_7
PIN_8
PIN_9
SPORT5
SPORT3
SPORT2
SPORT1
SHARC
CORE
STEREO MIX
If the
s
y
s
tem h
as
only
2
s
pe
a
ker
s
, thi
s
s
tereo DAC c
a
n be
us
ed
in
s
te
a
d of the 5.1
The SHARC r
u
n
s
a
s
p
a
iti
a
l effect
s
a
lgorithm for virt
ua
l
re
a
r
s
pe
a
ker
s
.
PIN_7
PIN_8
PIN_9
FRAME
SYNC
SERIAL
DATA
SERIAL
DATA
SERIAL
DATA
FRAME
SYNC
SERIAL
DATA
CLK
FS
DATA
MIX_FS
MIX_DAT
FL_FR_DAT
CTR_LFE_DAT
RL_RR_DAT
FS
SCLK
MCLK
Extern
a
l 8-bit m
a
cro for
s
c
a
nning
for b
u
tton pre
ss
e
s
, knob
s
, etc.
Low Jitter
DAC Clock
(44.1 KHz)
for both SRC
s
a
nd extern
a
l
DAC
s
www.BDTIC.com/ADI
Summary of Contents for SHARC ADSP-214 Series
Page 60: ...Contents lx ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 72: ...Notation Conventions lxxii ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 130: ...Programming Model 2 52 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 264: ...Programming Models 3 134 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 290: ...Programming Model 4 26 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 296: ...Programming Model 5 6 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 396: ...Effect Latency 7 28 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 520: ...Programming Model 10 62 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 616: ...Debug Features 14 22 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 656: ...Programming Model 15 40 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 714: ...Programming Model 19 10 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 1132: ...Register Listing A 306 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 1192: ...Index I 34 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...