
ADSP-214xx SHARC Processor Hardware Reference
6-69
FFT/FIR/IIR Hardware Modules
Writing to Local Memory
1. Enable IIR module in
PMCTL1
register.
2. Wait at least 4
CCLK
cycles.
3. Clear the
IIR_DMAEN
bit in the
IIRCTL1
register.
4. Set the
IIR_DBGMODE
,
IIR_DBGMEM
and
IIR_HLD
bits in the
IIRDE-
BUGCTL
register.
Figure 6-14. Biquad Processing Program Flow
Preload all the coefficients and
initialize intermediate results
Load TCB for current channel
All channels
done
?
Wait for
core intervention
NO
YE
S
Process one window
of current channel
Move to next
channel
Core sets up control
register and initiates run
www.BDTIC.com/ADI
Summary of Contents for SHARC ADSP-214 Series
Page 60: ...Contents lx ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 72: ...Notation Conventions lxxii ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 130: ...Programming Model 2 52 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 264: ...Programming Models 3 134 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 290: ...Programming Model 4 26 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 296: ...Programming Model 5 6 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 396: ...Effect Latency 7 28 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 520: ...Programming Model 10 62 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 616: ...Debug Features 14 22 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 656: ...Programming Model 15 40 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 714: ...Programming Model 19 10 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 1132: ...Register Listing A 306 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 1192: ...Index I 34 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...