
SDRAM Controller (ADSP-2147x/ADSP-2148x)
3-28
ADSP-214xx SHARC Processor Hardware Reference
Row Address Width (SDRAW).
These bits in the
SDCTL
register deter-
mine the row width of the SDRAM. The
SDRAW
bits can be programmed
for row widths of 8 to 15.
Column Address Width (SDCAW).
The SDRAM memory control regis-
ter also includes external bank specific programmable parameters. The
external bank can be configured for a different SDRAM size. The
SDRAM controller determines the internal SDRAM page size from the
X16DE and SDCAW parameters. Page sizes of 128, 256, 512, 1K, 2K
words are supported.
16-Bit Address Mapping
Even if the external data width is 16 bits, the processor supports only
32-bit data accesses. If
X16DE
is enabled (=1) the SDC performs two 16-bit
accesses to get and place 32-bit data. The SDC takes the IA address and
appends one extra bit to the LSB to generate the address externally.
In the following sections and in
, the map-
ping of internal addresses to the external addresses is discussed. The
mapping of the addresses depends on the address mode (SDAD-
DRMODE) on row address width (SDRAW), and on column address
width (SDCAW).
The
X16DE
bit must always be set.
For example, if the processor core requests address 0x200–0000 for a
32-bit access, the SDC performs two 16-bit accesses at 0x400–0000 and
0x400–0001, using
MS0
to get one 32-bit data word. The column and row
addresses seen by 16-bit SDRAMs is shown in
SDADDRMODE
= 1,
X16DE
= 1,
SDRAW2–0
= 101 (13 bits), and
SDCAW1–0
= 10
(10 bits).
www.BDTIC.com/ADI
Summary of Contents for SHARC ADSP-214 Series
Page 60: ...Contents lx ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 72: ...Notation Conventions lxxii ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 130: ...Programming Model 2 52 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 264: ...Programming Models 3 134 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 290: ...Programming Model 4 26 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 296: ...Programming Model 5 6 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 396: ...Effect Latency 7 28 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 520: ...Programming Model 10 62 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 616: ...Debug Features 14 22 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 656: ...Programming Model 15 40 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 714: ...Programming Model 19 10 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 1132: ...Register Listing A 306 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 1192: ...Index I 34 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...