ADSP-BF537 Blackfin Processor Hardware Reference
15-27
General-Purpose Timers
In
WDTH_CAP
mode, these three events always occur at the same time as one
unit:
1. The
TIMERx_PERIOD
register is updated from the period buffer
register.
2. The
TIMERx_WIDTH
register is updated from the width buffer
register.
3. The
TIMILx
bit gets set (if enabled) but does not generate an error.
Figure 15-11. Timer Flow Diagram, WDTH_CAP Mode
SCLK
TIMER_ENABLE
RESET
INTERRUPT
PERIOD_CNT
TMRx
INTERRUPT
LOGIC
PULSE_HI
TOVF_ERR
TMRx
PULSE_HI
TRAILING
EDGE
DETECT
DATA BUS
LEADING
EDGE
DETECT
TIMERx_COUNTER
TIMERx_WIDTH
TIMERx_PERIOD
Summary of Contents for Blackfin ADSP-BF537
Page 42: ...Contents xlii ADSP BF537 Blackfin Processor Hardware Reference ...
Page 90: ...Development Tools 1 32 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 138: ...Programming Examples 4 26 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 340: ...SDC Programming Examples 6 84 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 606: ...Programming Examples 9 94 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 660: ...Programming Examples 10 54 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 720: ...Electrical Specifications 11 60 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 840: ...Programming Examples 13 42 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 876: ...Programming Examples 14 36 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 938: ...Programming Examples 15 62 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 958: ...Programming Examples 17 12 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 986: ...Programming Examples 18 28 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 1162: ...G 26 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 1218: ...Index I 56 ADSP BF537 Blackfin Processor Hardware Reference ...