Interface Overview
12-4
ADSP-BF537 Blackfin Processor Hardware Reference
of signals for receive. The receive and transmit functions are programmed
separately. Each SPORT is a full duplex device, capable of simultaneous
data transfer in both directions. The SPORTs can be programmed for bit
rate, frame sync, and number of bits per word by writing to mem-
ory-mapped registers.
L
In this text, the naming conventions for registers and signals use a
lower case
x
to represent a digit. In this chapter, for example, the
name
RFSx
signals indicates
RFS0
and
RFS1
(corresponding to
SPORT0 and SPORT1, respectively). In this chapter, LSB refers to
least significant bit, and MSB refers to most significant bit.
Port J contains the SPORT0 pins. Some of the SPORT0 pins are multi-
plexed and can be used for other purposes if the entire SPORT0 block or
some of its signals are not required by an application. However, all pins
default to the SPORT0 module settings after reset.
The secondary data pins of SPORT0 are multiplexed with the CAN inter-
face. Unless the
PJCE
bit in the
PORT_MUX
register is set, the CAN signals
are disabled and the secondary data signals control the associated pins, by
default. Similarly, the
PJSE
bit can disconnect some of the transmit signals
and redirect the respective pins to the SPI module. The remaining
SPORT0 signals aren’t multiplexed. Nevertheless, they can be sensed by
the timer module as alternative clock modules, regardless of whether
SPORT0 is enabled or not. See
for details.
SPORT1 resides in port G. Its signals are mainly shared with upper PPI
data lines. By default, all port G pins are configured in GPIO mode. Writ-
ing a 1 to bits 8–15 of the
PORTG_FER
register enables either PPI or
SPORT1 signals on the respective pins. If the
PGSE
,
PGRE
, and
PGTE
bits in
the
PORT_MUX
register are also set, the full SPORT1 functionality is
enabled, while the PPI can still operate in 8-bit mode. See
for details.
Summary of Contents for Blackfin ADSP-BF537
Page 42: ...Contents xlii ADSP BF537 Blackfin Processor Hardware Reference ...
Page 90: ...Development Tools 1 32 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 138: ...Programming Examples 4 26 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 340: ...SDC Programming Examples 6 84 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 606: ...Programming Examples 9 94 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 660: ...Programming Examples 10 54 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 720: ...Electrical Specifications 11 60 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 840: ...Programming Examples 13 42 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 876: ...Programming Examples 14 36 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 938: ...Programming Examples 15 62 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 958: ...Programming Examples 17 12 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 986: ...Programming Examples 18 28 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 1162: ...G 26 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 1218: ...Index I 56 ADSP BF537 Blackfin Processor Hardware Reference ...