ADSP-BF537 Blackfin Processor Hardware Reference
8-41
Ethernet MAC
•
TX frame status interrupt
– The TX frame status interrupt condi-
tion is signalled whenever the logical AND of the TX sticky frame
status register and the TX frame status interrupt enable register is
nonzero. This condition is cleared by writing 1s to all of the TX
sticky frame status register bits that are enabled in the TX frame
status interrupt enable register.
•
Wakeup frame detected
– This bit is set when a wakeup event is
detected by the MAC core (either a magic packet or a remote
wakeup packet is accepted by the wakeup filters). This condition is
cleared by writing a 1 to the
MPKS
and/or
RWKS
status bits in the
wakeup control status register.
•
RX DMA direction error detected
– This bit is set if an RX data or
status DMA request is granted by the DMA channel, but the DMA
is programmed to transfer in the wrong (memory-read) direction.
This could indicate a software problem in managing the RX DMA
descriptor queue. This interrupt is non-maskable in the MAC and
must always be handled. This condition is cleared by writing a 1 to
the
RXDMAERR
bit in the MAC system status register.
•
TX DMA direction error detected
– This bit is set if a TX data or
status DMA request is granted by the DMA channel, but the DMA
is programmed to transfer in the wrong direction. Data DMA
should be memory-read, status DMA should be memory-write.
This could indicate a software problem in managing the TX DMA
descriptor queue. This interrupt is non-maskable in the MAC and
must always be handled. This condition is cleared by writing a 1 to
the
TXDMAERR
bit in the MAC system status register.
•
Station management transfer done
– This bit is set when a station
management transfer (on MDC/MDIO) has completed, provided
the
STAIE
interrupt enable control bit is set in the station manage-
ment address register.
Summary of Contents for Blackfin ADSP-BF537
Page 42: ...Contents xlii ADSP BF537 Blackfin Processor Hardware Reference ...
Page 90: ...Development Tools 1 32 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 138: ...Programming Examples 4 26 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 340: ...SDC Programming Examples 6 84 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 606: ...Programming Examples 9 94 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 660: ...Programming Examples 10 54 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 720: ...Electrical Specifications 11 60 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 840: ...Programming Examples 13 42 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 876: ...Programming Examples 14 36 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 938: ...Programming Examples 15 62 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 958: ...Programming Examples 17 12 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 986: ...Programming Examples 18 28 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 1162: ...G 26 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 1218: ...Index I 56 ADSP BF537 Blackfin Processor Hardware Reference ...