ADSP-BF537 Blackfin Processor Hardware Reference
7-31
Parallel Peripheral Interface
The
ERR_NCOR
bit is sticky and is relevant only in ITU-R 656 modes. If
ERR_NCOR = 0
and
ERR_DET = 1
, all preamble errors that have occurred
have been corrected. If
ERR_NCOR = 1
, an error in the preamble was
detected but not corrected. This situation generates a PPI error interrupt,
unless this condition is masked off in the
SIC_IMASK
register.
The
FT_ERR
bit is sticky and indicates, when set, that a frame track error
has occurred. It is valid for RX modes only. In this condition, the pro-
grammed number of lines per frame in
PPI_FRAME
does not match up with
the “frame start detect” condition (see the information note
). A frame track error generates a PPI error interrupt, unless
this condition is masked off in the
SIC_IMASK
register.
The
FLD
bit is set or cleared at the same time as the change in state of
F
(in
ITU-R 656 modes) or
PPI_FS3
(in other RX modes). It is valid for input
modes only. The state of
FLD
reflects the current state of the
F
or
PPI_FS3
signals. In other words, the
FLD
bit always reflects the current video field
being processed by the PPI.
The
OVR
bit is sticky and indicates, when set, that the PPI FIFO has over-
flowed and can accept no more data. A FIFO overflow error generates a
PPI error interrupt, unless this condition is masked off in the
SIC_IMASK
register.
L
The PPI FIFO is 16 bits wide and has 16 entries.
The
UNDR
bit is sticky and indicates, when set, that the PPI FIFO has
underrun and is data-starved. A FIFO underrun error generates a PPI
error interrupt, unless this condition is masked off in the
SIC_IMASK
register.
The
LT_ERR_OVR
and
LT_ERR_UNDR
bits are sticky and indicate, when set,
that a line track error has occurred. These bits are valid for RX modes with
recurring frame syncs only. If one of these bits is set, the programmed
number of samples in
PPI_COUNT
did not match up with the actual number
of samples counted between assertions of
PPI_FS1
(for general-purpose
Summary of Contents for Blackfin ADSP-BF537
Page 42: ...Contents xlii ADSP BF537 Blackfin Processor Hardware Reference ...
Page 90: ...Development Tools 1 32 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 138: ...Programming Examples 4 26 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 340: ...SDC Programming Examples 6 84 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 606: ...Programming Examples 9 94 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 660: ...Programming Examples 10 54 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 720: ...Electrical Specifications 11 60 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 840: ...Programming Examples 13 42 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 876: ...Programming Examples 14 36 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 938: ...Programming Examples 15 62 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 958: ...Programming Examples 17 12 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 986: ...Programming Examples 18 28 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 1162: ...G 26 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 1218: ...Index I 56 ADSP BF537 Blackfin Processor Hardware Reference ...