ADSP-BF537 Blackfin Processor Hardware Reference
6-15
External Bus Interface Unit
Asynchronous write bus cycles proceed as follows.
1. At the start of the setup period,
AMS[x]
, the address bus, data buses,
and
ABE[1:0]
become valid. See
more information.
2. At the beginning of the write access period,
AWE
asserts.
3. At the beginning of the hold period,
AWE
deasserts.
Figure 6-4. Asynchronous Write and Read Bus Cycles
SETUP
2 CYCLES
WRITE ACCESS
2 CYCLES
HOLD
1 CYCLE
SETUP
2 CYCLES
READ ACCESS
3 CYCLES
HOLD
CLKOUT
ADDR[19:1]
DATA[15:0]
TRANSITION
TIME
D2
BE1
A1
A2
D1
DATA LATCHED
1 CYCLE 1 CYCLE
AOE
ARE
AWE
[X]
AMS
[
1:0]
ABE
Summary of Contents for Blackfin ADSP-BF537
Page 42: ...Contents xlii ADSP BF537 Blackfin Processor Hardware Reference ...
Page 90: ...Development Tools 1 32 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 138: ...Programming Examples 4 26 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 340: ...SDC Programming Examples 6 84 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 606: ...Programming Examples 9 94 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 660: ...Programming Examples 10 54 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 720: ...Electrical Specifications 11 60 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 840: ...Programming Examples 13 42 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 876: ...Programming Examples 14 36 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 938: ...Programming Examples 15 62 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 958: ...Programming Examples 17 12 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 986: ...Programming Examples 18 28 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 1162: ...G 26 ADSP BF537 Blackfin Processor Hardware Reference ...
Page 1218: ...Index I 56 ADSP BF537 Blackfin Processor Hardware Reference ...