ADuCM320 Hardware Reference Manual
UG-498
Rev. C | Page 13 of 196
REGISTER DETAILS: CLOCK ARCHITECTURE
Misc Clock Settings Register
Address: 0x40028000, Reset: 0x0041, Name: CLKCON0
Table 5. Bit Descriptions for CLKCON0
Bits
Bit Name
Description
Reset
Access
15
HFXTALIE
High frequency crystal interrupt enable.
0x0
RW
0: an interrupt to the core is not generated on a HFXTAL ok or HFXTAL nok
1: an interrupt to the core is generated on a HFXTAL ok or HFXTAL nok
14
RESERVED
Reserved.
0x0
RW
13
SPLLIE
SPLL interrupt enable.
0x0
RW
0: SPLL interrupt is not generated
1: SPLL interrupt is generated
12
RESERVED
Reserved.
0x0
R
11
PLLMUX
PLL source selection.
0x0
RW
0: internal oscillator is selected (HFOSC)
1: external oscillator is selected (HFXTAL)
[10:8]
RESERVED
Reserved.
0x0
RW
[7:4]
CLKOUT
GPIO clock out selection.
0x4
RW
0000: UCLK
0001: LFOSC (32 kHz)
0010: HFOSC( 16 MHz)
0100: Core Clock
0101: PCLK
1011: General Purpose Timer0 clock
1100: Wake-up timer clock
1110: HFXTAL
All other combinations are reserved
[3:2]
RESERVED
Reserved.
0x0
R
[1:0]
CLKMUX
Clock Selection
0x1
RW
00: high frequency internal oscillator (HFOSC)
01: SPLL is selected (80 MHz)
10: reserved
11: external GPIO port is selected (ECLKIN)