ADSP-2126x SHARC Processor Hardware Reference
A-61
Registers Reference
EEMUOUT Register
The
EEMUOUT
register is a four-deep memory, 32-bit memory-mapped I/O
buffer that is writable by the core. Its address is 0x30022.
Emulation Clock Counter Registers
The
EMUCLK
(clock counter) and
EMUCLK2
(clock counter scaling) registers
are located in the Universal (
Ureg
) register set.
EMUCLK
and
EMUCLK2
regis-
ters are user accessible and can be written only when the DSP is in
emulation space. These registers are read-only from normal-space and can
be written only when the ADSP-2126x is in emulation space. The Emula-
tion Clock Counter consists of a 32-bit Count register (
EMUCLK
) and a
32-bit scaling register (
EMUCLK2
). The
EMUCLK
register counts clock cycles
13
EEMUENS
Enhanced Emulation Feature Enable.
4
0 = Enhanced emulation feature enable
1 = Enhanced emulation feature disable
14
Reserved
15
EEMUINENS
EEMUIN Interrupt Enable.
4
0 = EEMUIN interrupt disable
1 = EEMUIN interrupt enable
16
STATIO1
DMA EP Address Breakpoint Status.
Set bit if breakpoint
hit detected on the IOD1 bus (between EP and internal
memory)
0 = No EP DMA breakpoint occurs
1 = EP DMA Breakpoint occurs
(reserved for ADSP-21362/3/4/5/6 processors)
31–17
Reserved
1 Internal hardware sets this bit.
2 This bit is set and reset by the core.
3 The FIFO controller sets and resets this bit.
4 Internal hardware sets and resets this bit.
Table A-20. EEMUSTAT Register Bit Descriptions (Cont’d)
Bit
Name
Description
Summary of Contents for ADSP-21261 SHARC
Page 30: ...Contents xxx ADSP 2126x SHARC Processor Hardware Reference ...
Page 40: ...Register Diagram Conventions xl ADSP 2126x SHARC Processor Hardware Reference ...
Page 58: ...Differences From Previous SHARCs 1 18 ADSP 2126x SHARC Processor Hardware Reference ...
Page 112: ...Secondary Processing Element PEy 2 54 ADSP 2126x SHARC Processor Hardware Reference ...
Page 178: ...Summary 3 66 ADSP 2126x SHARC Processor Hardware Reference ...
Page 204: ...DAG Instruction Summary 4 26 ADSP 2126x SHARC Processor Hardware Reference ...
Page 322: ...Setting Up DMA 7 32 ADSP 2126x SHARC Processor Hardware Reference ...
Page 436: ...SPORT Programming Examples 9 86 ADSP 2126x SHARC Processor Hardware Reference ...
Page 521: ...ADSP 2126x SHARC Processor Hardware Reference 11 31 Input Data Port rts IDP_ISR end ...
Page 522: ...Input Data Port Programming Example 11 32 ADSP 2126x SHARC Processor Hardware Reference ...
Page 590: ...Timer Programming Examples 14 20 ADSP 2126x SHARC Processor Hardware Reference ...
Page 796: ...I O Processor Registers A 174 ADSP 2126x SHARC Processor Hardware Reference ...
Page 800: ...B 4 ADSP 2126x SHARC Processor Core Manual ...
Page 846: ...Index I 36 ADSP 2126x SHARC Processor Hardware Reference ...