
ADSP-2126x SHARC Processor Hardware Reference
A-45
Registers Reference
Table A-15. SYSCTL Register Bit Descriptions
Bits
Name
Definition
0
SRST
Software Reset.
Resets (when set, = 1) the processor. When a
program sets (= 1) SRST, the processor responds to the non-mas-
kable RSTI interrupt and clears (= 0) SRST.
1
Reserved
2
IIVT
Internal Interrupt Vector Table.
Forces placement of the inter-
rupt vector table at address 0x0008 0000 regardless of booting
mode (if 1) or allows placement of the interrupt vector table as
selected by the booting mode (if 0).
6–3
Reserved
7
DCPR
DMA Channel Priority Rotation Enable.
Enables (rotates if set,
= 1) or disables (fixed if cleared, = 0) priority rotation among
DMA channels. Permits core writes.
8
Reserved
9
IMDW0
Internal Memory Data Width 0.
Selects the data access size for
internal memory as 48-bit data if set, (= 1) or 32-bit data if
cleared, (= 0). Permits core writes.
10
IMDW1
Internal Memory Data Width 1.
Selects the data access size for
internal memory as 48-bit data if set, (= 1) or 32-bit data if
cleared, (= 0). Permits core writes.
15–11
Reserved
16
IRQ0EN
Flag0 Interrupt Mode.
1 = Flag0 pin is allocated to interrupt request
IRQ0
.
0 = Flag0 pin is a general purpose I/O pin. Permits core writes.
17
IRQ1EN
Flag1 Interrupt Mode.
1 = Flag1 pin is allocated to interrupt request
IRQ1
.
0 = Flag1 pin is a general purpose I/O pin. Permits core writes.
18
IRQ2EN
Flag2 Interrupt Mode.
1 = Flag2 pin is allocated to interrupt request
IRQ2
.
0 = Flag2 pin is a general purpose I/O pin. Permits core writes.
19
TMREXPEN
Flag Timer Expired Mode.
Read/Write
1 = Flag3 pin outputs are timer-expired signal (TIMEXP).
0 = Flag3 pin is a general purpose I/O pin.
Permits core writes.
Summary of Contents for ADSP-21261 SHARC
Page 30: ...Contents xxx ADSP 2126x SHARC Processor Hardware Reference ...
Page 40: ...Register Diagram Conventions xl ADSP 2126x SHARC Processor Hardware Reference ...
Page 58: ...Differences From Previous SHARCs 1 18 ADSP 2126x SHARC Processor Hardware Reference ...
Page 112: ...Secondary Processing Element PEy 2 54 ADSP 2126x SHARC Processor Hardware Reference ...
Page 178: ...Summary 3 66 ADSP 2126x SHARC Processor Hardware Reference ...
Page 204: ...DAG Instruction Summary 4 26 ADSP 2126x SHARC Processor Hardware Reference ...
Page 322: ...Setting Up DMA 7 32 ADSP 2126x SHARC Processor Hardware Reference ...
Page 436: ...SPORT Programming Examples 9 86 ADSP 2126x SHARC Processor Hardware Reference ...
Page 521: ...ADSP 2126x SHARC Processor Hardware Reference 11 31 Input Data Port rts IDP_ISR end ...
Page 522: ...Input Data Port Programming Example 11 32 ADSP 2126x SHARC Processor Hardware Reference ...
Page 590: ...Timer Programming Examples 14 20 ADSP 2126x SHARC Processor Hardware Reference ...
Page 796: ...I O Processor Registers A 174 ADSP 2126x SHARC Processor Hardware Reference ...
Page 800: ...B 4 ADSP 2126x SHARC Processor Core Manual ...
Page 846: ...Index I 36 ADSP 2126x SHARC Processor Hardware Reference ...