ADSP-2126x SHARC Processor Hardware Reference
A-35
Registers Reference
Status Stack Register (STS)
The
STS
register is a status stack register that stores three status registers
(
MODE1
,
ASTATx
and
ASTATy
). The register is 3x32-bit wide and 15 loca-
tions deep. For the
IRQ2-0
and timer interrupts, the sequencer
automatically pushes and pops the status stack. Note the
STS
register can
only be accessed by
push sts
or
pop sts
instructions.
Fetch Address Register (FADDR)
The
FADDR
register is a non-memory-mapped, universal register (
Ureg
only). The Fetch Address register is the first stage in the fetch-decode-exe-
cute instruction pipeline and contains the 24-bit address of the instruction
that the DSP fetches from memory on the next cycle.
Decode Address Register (DADDR)
The
DADDR
register is a non-memory-mapped, universal register (
Ureg
only). The Decode Address register is the second stage in the
fetch-decode-execute instruction pipeline and contains the 24-bit address
of the instruction that the DSP decodes on the next cycle.
Loop Address Stack Register (LADDR)
The
LADDR
register is a non-memory-mapped, universal register (
Ureg
only). The Loop Address Stack is six levels deep by 32 bits wide. The
32-bit word of each level consists of a 24-bit loop termination address, a
5-bit termination code, and a 2-bit loop type code.
Summary of Contents for ADSP-21261 SHARC
Page 30: ...Contents xxx ADSP 2126x SHARC Processor Hardware Reference ...
Page 40: ...Register Diagram Conventions xl ADSP 2126x SHARC Processor Hardware Reference ...
Page 58: ...Differences From Previous SHARCs 1 18 ADSP 2126x SHARC Processor Hardware Reference ...
Page 112: ...Secondary Processing Element PEy 2 54 ADSP 2126x SHARC Processor Hardware Reference ...
Page 178: ...Summary 3 66 ADSP 2126x SHARC Processor Hardware Reference ...
Page 204: ...DAG Instruction Summary 4 26 ADSP 2126x SHARC Processor Hardware Reference ...
Page 322: ...Setting Up DMA 7 32 ADSP 2126x SHARC Processor Hardware Reference ...
Page 436: ...SPORT Programming Examples 9 86 ADSP 2126x SHARC Processor Hardware Reference ...
Page 521: ...ADSP 2126x SHARC Processor Hardware Reference 11 31 Input Data Port rts IDP_ISR end ...
Page 522: ...Input Data Port Programming Example 11 32 ADSP 2126x SHARC Processor Hardware Reference ...
Page 590: ...Timer Programming Examples 14 20 ADSP 2126x SHARC Processor Hardware Reference ...
Page 796: ...I O Processor Registers A 174 ADSP 2126x SHARC Processor Hardware Reference ...
Page 800: ...B 4 ADSP 2126x SHARC Processor Core Manual ...
Page 846: ...Index I 36 ADSP 2126x SHARC Processor Hardware Reference ...