Enabling a Timer
14-8
ADSP-2126x SHARC Processor Hardware Reference
• Width is equal to zero
• Period value is lower than width value
• Width is equal to period
On invalid conditions, the timer sets both the
TMxOVF
and the
TIMIRQx
bits
and the Count register is not altered. Note that after reset, the timer regis-
ters are all zero.
As mentioned earlier, 2 x
TMxPRD
is the period of the PWM waveform and
2 x
TMxW
is the width. If the period and width values are valid after the
timer is enabled, the Count register is loaded with the value resulting from
Figure 14-3. Timer Flow Diagram - PWM_OUT Mode
DATA BUS
RESET
TIMER_ENABLE
TMxPRD
TMxW
CLOCK
YES
INTERRUPT
HIGH
LOW
TMRX
EQUAL?
TMxCNT
YES
PWMOUT
LOGIC
EQUAL?
SET PWMOUT
Summary of Contents for ADSP-21261 SHARC
Page 30: ...Contents xxx ADSP 2126x SHARC Processor Hardware Reference ...
Page 40: ...Register Diagram Conventions xl ADSP 2126x SHARC Processor Hardware Reference ...
Page 58: ...Differences From Previous SHARCs 1 18 ADSP 2126x SHARC Processor Hardware Reference ...
Page 112: ...Secondary Processing Element PEy 2 54 ADSP 2126x SHARC Processor Hardware Reference ...
Page 178: ...Summary 3 66 ADSP 2126x SHARC Processor Hardware Reference ...
Page 204: ...DAG Instruction Summary 4 26 ADSP 2126x SHARC Processor Hardware Reference ...
Page 322: ...Setting Up DMA 7 32 ADSP 2126x SHARC Processor Hardware Reference ...
Page 436: ...SPORT Programming Examples 9 86 ADSP 2126x SHARC Processor Hardware Reference ...
Page 521: ...ADSP 2126x SHARC Processor Hardware Reference 11 31 Input Data Port rts IDP_ISR end ...
Page 522: ...Input Data Port Programming Example 11 32 ADSP 2126x SHARC Processor Hardware Reference ...
Page 590: ...Timer Programming Examples 14 20 ADSP 2126x SHARC Processor Hardware Reference ...
Page 796: ...I O Processor Registers A 174 ADSP 2126x SHARC Processor Hardware Reference ...
Page 800: ...B 4 ADSP 2126x SHARC Processor Core Manual ...
Page 846: ...Index I 36 ADSP 2126x SHARC Processor Hardware Reference ...