SPORT Control Registers and Data Buffers
9-50
ADSP-2126x SHARC Processor Hardware Reference
Register Writes and Effect Latency
SPORT register writes are internally completed at the end of three (worst
case) or two (best case) core clock cycles. The newly written value to the
SPORT register can be read back on the next cycle. Reads of the SPORT
registers take four core clock cycles.
After a write to a SPORT register, control and mode bit changes take
effect in the second serial clock cycle. The serial ports are ready to start
transmitting or receiving three serial clock cycles after they are enabled in
the
SPCTLx
control register. No serial clocks are lost from this point on.
Serial Port Control Registers (SPCTLx)
The main control register for each serial port is the Serial Port Control
register,
SPCTLx
. These registers are described in
Registers (SPCTLx)” on page A-69
. When changing operating modes,
0xC14
MR1CCS3
0x0000 0000
SPORT1 Multichannel Receive Compand select 3
(Channels 127–96)
0xC60
TXSP0A
0x0000 0000
SPORT0 Transmit Data Buffer; A channel data
0xC61
RXSP0A
0x0000 0000
SPORT0 Receive Data Buffer; A channel data
0xC62
TXSP0B
0x0000 0000
SPORT0 Transmit Data Buffer; B channel data
0xC63
RXSP0B
0x0000 0000
SPORT0 Receive Data Buffer; B channel data
0xC64
TXSP1A
0x0000 0000
SPORT1 Transmit Data Buffer; A channel data
0xC65
RXSP1A
0x0000 0000
SPORT1 Receive Data Buffer; A channel data
0xC66
TXSP1B
0x0000 0000
SPORT1 Transmit Data Buffer; B channel data
0xC67
RXSP1B
0x0000 0000
SPORT1 Receive Data Buffer; B channel data
Table 9-5. SPORT Registers (Cont’d)
IOP
Address
Register
Reset
Description
Summary of Contents for ADSP-21261 SHARC
Page 30: ...Contents xxx ADSP 2126x SHARC Processor Hardware Reference ...
Page 40: ...Register Diagram Conventions xl ADSP 2126x SHARC Processor Hardware Reference ...
Page 58: ...Differences From Previous SHARCs 1 18 ADSP 2126x SHARC Processor Hardware Reference ...
Page 112: ...Secondary Processing Element PEy 2 54 ADSP 2126x SHARC Processor Hardware Reference ...
Page 178: ...Summary 3 66 ADSP 2126x SHARC Processor Hardware Reference ...
Page 204: ...DAG Instruction Summary 4 26 ADSP 2126x SHARC Processor Hardware Reference ...
Page 322: ...Setting Up DMA 7 32 ADSP 2126x SHARC Processor Hardware Reference ...
Page 436: ...SPORT Programming Examples 9 86 ADSP 2126x SHARC Processor Hardware Reference ...
Page 521: ...ADSP 2126x SHARC Processor Hardware Reference 11 31 Input Data Port rts IDP_ISR end ...
Page 522: ...Input Data Port Programming Example 11 32 ADSP 2126x SHARC Processor Hardware Reference ...
Page 590: ...Timer Programming Examples 14 20 ADSP 2126x SHARC Processor Hardware Reference ...
Page 796: ...I O Processor Registers A 174 ADSP 2126x SHARC Processor Hardware Reference ...
Page 800: ...B 4 ADSP 2126x SHARC Processor Core Manual ...
Page 846: ...Index I 36 ADSP 2126x SHARC Processor Hardware Reference ...