ADSP-2126x SHARC Processor Hardware Reference
8-15
Parallel Port
ALE
cycle is needed at the very start of the transfer. Subsequent words,
essentially written to the same address, do not require any
ALE
cycles, and
every parallel port cycle may be a 16-bit data cycle. In this case, the
throughput is nearly doubled (except for the very first
ALE
cycle) to over
132M bytes per second. This mode is particularly useful for interfacing to
FPGAs or other memory-mapped peripherals such as DAC/ADC
converters.
Conclusion
For sequential accesses, the average data rates are nearly identical in 8- and
16-bit modes. For help deciding between the two modes, please refer to
“Comparison of 16-Bit and 8-Bit SRAM Modes” on page 8-11
Parallel Port Registers
The ADSP-2126x’s parallel port contains several user-accessible registers.
The Parallel Port Control Register,
PPCTL
, contains control and status bits
and is described below. Two additional registers,
RXPP
and
TXPP
, are used
for buffering receive and transmit data during DMA operations and can
be accessed by the core. Finally, the following registers are used for every
parallel port access (both core-driven and DMA-driven).
•
“Parallel Port DMA Start External Index Address Register (EIPP)”
on page A-112
•
“Parallel Port DMA External Modifier Address Register (EMPP)”
on page A-113
Summary of Contents for ADSP-21261 SHARC
Page 30: ...Contents xxx ADSP 2126x SHARC Processor Hardware Reference ...
Page 40: ...Register Diagram Conventions xl ADSP 2126x SHARC Processor Hardware Reference ...
Page 58: ...Differences From Previous SHARCs 1 18 ADSP 2126x SHARC Processor Hardware Reference ...
Page 112: ...Secondary Processing Element PEy 2 54 ADSP 2126x SHARC Processor Hardware Reference ...
Page 178: ...Summary 3 66 ADSP 2126x SHARC Processor Hardware Reference ...
Page 204: ...DAG Instruction Summary 4 26 ADSP 2126x SHARC Processor Hardware Reference ...
Page 322: ...Setting Up DMA 7 32 ADSP 2126x SHARC Processor Hardware Reference ...
Page 436: ...SPORT Programming Examples 9 86 ADSP 2126x SHARC Processor Hardware Reference ...
Page 521: ...ADSP 2126x SHARC Processor Hardware Reference 11 31 Input Data Port rts IDP_ISR end ...
Page 522: ...Input Data Port Programming Example 11 32 ADSP 2126x SHARC Processor Hardware Reference ...
Page 590: ...Timer Programming Examples 14 20 ADSP 2126x SHARC Processor Hardware Reference ...
Page 796: ...I O Processor Registers A 174 ADSP 2126x SHARC Processor Hardware Reference ...
Page 800: ...B 4 ADSP 2126x SHARC Processor Core Manual ...
Page 846: ...Index I 36 ADSP 2126x SHARC Processor Hardware Reference ...