JTAG Related Registers
6-8
ADSP-2126x SHARC Processor Hardware Reference
Enhanced Emulation Status (EEMUSTAT) Register
The
EEMUSTAT
register acts as the breakpoint Status register for the
ADSP-2126x. This register is a memory-mapped IOP register. The pro-
cessor core can access this register. For I/O breakpoints, this register has
two status bits, one each for the two I/O buses (
IOX
and
IOY
).
When a breakpoint is hit, a user interrupt is generated. The breakpoint
status can be checked by looking at the
EEMUSTAT
register. When the core
returns from interrupt, the breakpoint status bits will be cleared.
Boundary Register
The Boundary register is 163 bits long. This section defines the latch type
and function of each position in the scan path. The positions are num-
bered with 0 being the first bit output (closest to
TDO
) and 162 being the
last (closest to
TDI
). When working with boundry scan registers keep the
following points in mind:
• Scan position 0 (
CLK_CFG0
); this end is closest to
TDO
(scan in first).
• Scan position 162 (
SPARE
); this end is closest to
TDI
(scan in last).
• Output enables:
1 = Drive the associated signals during the
EXTEST
and
INTEST
instructions.
0 = Three-state the associated signals during the
EXTEST
and
INTEST
instructions
• The
CLKIN
signal can be sampled but not controlled (read-only).
CLKIN
continues to clock the ADSP-2126x no matter which
instruction is enabled.
Summary of Contents for ADSP-21261 SHARC
Page 30: ...Contents xxx ADSP 2126x SHARC Processor Hardware Reference ...
Page 40: ...Register Diagram Conventions xl ADSP 2126x SHARC Processor Hardware Reference ...
Page 58: ...Differences From Previous SHARCs 1 18 ADSP 2126x SHARC Processor Hardware Reference ...
Page 112: ...Secondary Processing Element PEy 2 54 ADSP 2126x SHARC Processor Hardware Reference ...
Page 178: ...Summary 3 66 ADSP 2126x SHARC Processor Hardware Reference ...
Page 204: ...DAG Instruction Summary 4 26 ADSP 2126x SHARC Processor Hardware Reference ...
Page 322: ...Setting Up DMA 7 32 ADSP 2126x SHARC Processor Hardware Reference ...
Page 436: ...SPORT Programming Examples 9 86 ADSP 2126x SHARC Processor Hardware Reference ...
Page 521: ...ADSP 2126x SHARC Processor Hardware Reference 11 31 Input Data Port rts IDP_ISR end ...
Page 522: ...Input Data Port Programming Example 11 32 ADSP 2126x SHARC Processor Hardware Reference ...
Page 590: ...Timer Programming Examples 14 20 ADSP 2126x SHARC Processor Hardware Reference ...
Page 796: ...I O Processor Registers A 174 ADSP 2126x SHARC Processor Hardware Reference ...
Page 800: ...B 4 ADSP 2126x SHARC Processor Core Manual ...
Page 846: ...Index I 36 ADSP 2126x SHARC Processor Hardware Reference ...