ADSP-2126x SHARC Processor Hardware Reference
6-5
JTAG Test Emulation Port
Restrictions
If a breakpoint interrupt comes at a point when the program is coming
out of an interrupt service routine (ISR) of a prior breakpoint, then in
some cases the breakpoint status will not reflect that the second break-
point interrupt has occurred.
If an instruction address breakpoint is placed just after a short loop, then a
spurious breakpoint is generated.
Cycle Count Functionality (EMUCLK) Register
When the emulator is connected to the DSP and the processor is single
stepping, extra cycles are used by the emulator and this can make it seem
as though the instructions are taking more cycles then the should. You can
see the actual cycle time of the processor (without the emulator) by poll-
ing the
EMUCLK
and
EMUCLK2
registers. The processor cycle count can be
seen while the core is in user space.
Silicon Revision ID
The ADSP-2126x contains an 8-bit revision ID (
REVPID
), or the Device
Identification register. This register can be read by using the JTAG
instruction
EMUPID
. The I/O address of
REVPID
is 0x30026.
JTAG Related Registers
Information in this section describes public (JTAG) registers.
Summary of Contents for ADSP-21261 SHARC
Page 30: ...Contents xxx ADSP 2126x SHARC Processor Hardware Reference ...
Page 40: ...Register Diagram Conventions xl ADSP 2126x SHARC Processor Hardware Reference ...
Page 58: ...Differences From Previous SHARCs 1 18 ADSP 2126x SHARC Processor Hardware Reference ...
Page 112: ...Secondary Processing Element PEy 2 54 ADSP 2126x SHARC Processor Hardware Reference ...
Page 178: ...Summary 3 66 ADSP 2126x SHARC Processor Hardware Reference ...
Page 204: ...DAG Instruction Summary 4 26 ADSP 2126x SHARC Processor Hardware Reference ...
Page 322: ...Setting Up DMA 7 32 ADSP 2126x SHARC Processor Hardware Reference ...
Page 436: ...SPORT Programming Examples 9 86 ADSP 2126x SHARC Processor Hardware Reference ...
Page 521: ...ADSP 2126x SHARC Processor Hardware Reference 11 31 Input Data Port rts IDP_ISR end ...
Page 522: ...Input Data Port Programming Example 11 32 ADSP 2126x SHARC Processor Hardware Reference ...
Page 590: ...Timer Programming Examples 14 20 ADSP 2126x SHARC Processor Hardware Reference ...
Page 796: ...I O Processor Registers A 174 ADSP 2126x SHARC Processor Hardware Reference ...
Page 800: ...B 4 ADSP 2126x SHARC Processor Core Manual ...
Page 846: ...Index I 36 ADSP 2126x SHARC Processor Hardware Reference ...