Boundary Scan
6-2
ADSP-2126x SHARC Processor Hardware Reference
A Boundary Scan Description language (BSDL) file for the ADSP-2126x
is available on the Analog Devices Web site.
Refer to the IEEE 1149.1 JTAG specification for detailed information on
the JTAG interface. This chapter assumes a working knowledge of the
JTAG specification.
Boundary Scan
A boundary scan allows a system designer to test interconnections on a
printed circuit board with minimal test-specific hardware. The scan is
made possible by the ability to control and monitor each input and output
pin on each chip through a set of serially scannable latches. Each input
and output is connected to a latch, and the latches are connected as a long
Shift register so that data can be read from or written to them through a
serial test access port (TAP). The ADSP-2126x contains a test access port
compatible with the industry-standard IEEE 1149.1 (JTAG) specification.
Only the IEEE 1149.1 features specific to the ADSP-2126x are described
here. For more information, see the IEEE 1149.1 specification and the
other documents listed in
The boundary scan allows a variety of functions to be performed on each
input and output signal of the ADSP-2126x. Each input has a latch that
monitors the value of the incoming signal and can also drive data into the
chip in place of the incoming value. Similarly, each output has a latch that
monitors the outgoing signal and can also drive the output in place of the
outgoing value. For bidirectional pins, the combination of input and out-
put functions is available.
Every latch associated with a pin is part of a single serial shift register path.
Each latch is a master/slave type latch with the controlling clock provided
externally. This clock (
TCK
) is asynchronous to the ADSP-2126x system
clock (
CLKIN
).
Summary of Contents for ADSP-21261 SHARC
Page 30: ...Contents xxx ADSP 2126x SHARC Processor Hardware Reference ...
Page 40: ...Register Diagram Conventions xl ADSP 2126x SHARC Processor Hardware Reference ...
Page 58: ...Differences From Previous SHARCs 1 18 ADSP 2126x SHARC Processor Hardware Reference ...
Page 112: ...Secondary Processing Element PEy 2 54 ADSP 2126x SHARC Processor Hardware Reference ...
Page 178: ...Summary 3 66 ADSP 2126x SHARC Processor Hardware Reference ...
Page 204: ...DAG Instruction Summary 4 26 ADSP 2126x SHARC Processor Hardware Reference ...
Page 322: ...Setting Up DMA 7 32 ADSP 2126x SHARC Processor Hardware Reference ...
Page 436: ...SPORT Programming Examples 9 86 ADSP 2126x SHARC Processor Hardware Reference ...
Page 521: ...ADSP 2126x SHARC Processor Hardware Reference 11 31 Input Data Port rts IDP_ISR end ...
Page 522: ...Input Data Port Programming Example 11 32 ADSP 2126x SHARC Processor Hardware Reference ...
Page 590: ...Timer Programming Examples 14 20 ADSP 2126x SHARC Processor Hardware Reference ...
Page 796: ...I O Processor Registers A 174 ADSP 2126x SHARC Processor Hardware Reference ...
Page 800: ...B 4 ADSP 2126x SHARC Processor Core Manual ...
Page 846: ...Index I 36 ADSP 2126x SHARC Processor Hardware Reference ...