![Analog Devices ADRV9001 User Manual Download Page 277](http://html1.mh-extra.com/html/analog-devices/adrv9001/adrv9001_user-manual_2939807277.webp)
Preliminary Technical Data
UG-1828
Rev. PrC | Page 277 of 338
VDDA
_1
P8
5%
to
l.
VD
D
_1
.0
V
5%
to
l.
VD
IG
_1
P0
(L
7,
L8
)
VD
D
_1
P8
5%
to
l.
VDDA
_1
P3
2.
5%
to
l.
VD
IG
IO
_1
P8
(M
7)
VD
IG
_0
P9
(M
8)
VCO
NV
_1
P8
(G
7)
VA
G
PI
O
_1
P8
(G
8)
VANA
1_
1P
8
(H
13
) +
E
xt
er
nal
T
x1
pu
ll-
up
s
VANA
2_
1P
8
(H
2) +
E
xt
er
nal
T
x2
pu
ll-
up
s
VR
FSYN
1_
1P
3
(E
11
)
VR
FSYN
2_
1P
3
(E
4)
VA
U
XSYN
_1
P3
(E
10
)
VC
LK
SYN
_1
P3
(E
5)
VR
FVC
01
_1
P3
(A
10
)
VR
FVC
02
_1
P3
(A
5)
VCL
KV
CO
_1
P3
(G
5)
VAUX
VCO
_1
P3
(G
10
)
VANA
1_
1P
3
(C
8)
VANA
2_
1P
3
(C
7)
VR
FVC
O
1_
1P
0
(B
9)
VR
FLO
1_
1P
0
(A
9)
VR
FVC
O
2_
1P
0
(B
6)
VR
FLO
2_
1P
0
(A
6)
VCO
NV
_1
P3
(H
8)
VR
X1
LO
_1
P3
(E
13
)
VR
X2
LO
_1
P3
(E
2)
VT
X1
LO
_1
P3
(G
12
)
VT
X2
LO
_1
P3
(G
3)
VCL
KV
CO
_1
P0
(H
5)
VAUX
VCO
_1
P0
(H
10
)
VCO
NV
_1
P0
(H
7)
VR
X1
LO
_1
P0
(E
14
)
VR
X2
LO
_1
P0
(E
1)
VT
X1
LO
_1
P0
(H
12
)
VT
X2
LO
_1
P0
(H
3)
VANA
2_
1P
0
(C
6)
VANA
1_
1P
0
(C
9)
4.
7µ
F
4.
7µ
F
N
ot
co
nn
ect
ed
4.
7µ
F
N
ot
co
nn
ect
ed
VDDA
_1
P3
2.
5%
to
l.
VR
FSYN
1_
1P
3
(E
11
)
VR
FSYN
2_
1P
3
(E
4)
VA
U
XSYN
_1
P3
(E
10
)
VC
LK
SYN
_1
P3
(E
5)
VR
FVC
01
_1
P3
(A
10
)
VR
FVC
02
_1
P3
(A
5)
VCL
KV
CO
_1
P3
(G
5)
VAUX
VCO
_1
P3
(G
10
)
VANA
1_
1P
3
(C
8)
VANA
2_
1P
3
(C
7)
VCO
NV
_1
P3
(H
8)
VR
X1
LO
_1
P3
(E
13
)
VR
X2
LO
_1
P3
(E
2)
VT
X1
LO
_1
P3
(G
12
)
VT
X2
LO
_1
P3
(G
3)
VDDA
_1
P0
2.
5%
to
l.
VDDA
_1
P3
2.
5%
to
l.
VR
FSYN
1_
1P
3
(E
11
)
VR
FSYN
2_
1P
3
(E
4)
VA
U
XSYN
_1
P3
(E
10
)
VC
LK
SYN
_1
P3
(E
5)
VR
FVC
01
_1
P3
(A
10
)
VR
FVC
02
_1
P3
(A
5)
VCL
KV
CO
_1
P3
(G
5)
VAUX
VCO
_1
P3
(G
10
)
VANA
1_
1P
3
(C
8)
VANA
2_
1P
3
(C
7)
VR
FVC
O
1_
1P
0
(B
9)
VR
FLO
1_
1P
0
(A
9)
VR
FVC
O
2_
1P
0
(B
6)
VR
FLO
2_
1P
0
(A
6)
VCO
NV
_1
P3
(H
8)
VR
X1
LO
_1
P3
(E
13
)
VR
X2
LO
_1
P3
(E
2)
VT
X1
LO
_1
P3
(G
12
)
VT
X2
LO
_1
P3
(G
3)
VDDA
_1
P0
2.
5%
to
l.
In
te
rn
al
PLL
s n
ot
u
se
d
for
L
O
s.
LO
G
EN
s
upp
ly
dis
co
nn
ec
te
d
and
pow
er
ed
do
w
n in
te
rn
al
ly
.
St
and
ar
d o
pe
ra
ting
M
ode
0
A
ll
in
ter
nal
L
DO
s u
sed
In
ter
nal
L
O
g
en
er
at
io
n u
sed
.
Low
p
ow
er
op
er
at
io
n M
ode
1
So
me
in
ter
nal
L
DO
s
by
passed
,
In
ter
nal
L
O
g
en
er
at
io
n u
sed
.
Low
p
ow
er
op
er
at
io
n M
ode
2
So
me
in
ter
nal
L
DO
s
by
passed
,
Ext
er
nal
L
O
g
en
er
at
io
n
used
.
Figure 263. Available modes for external 1.0V power domain and LO power supply configuration