Example Project Walkthrough
Page 33
© November 2008
Altera Corporation
AN 436: Using DDR3 SDRAM in Stratix III and Stratix IV Devices
Parameterize the
DDR3 SDRAM High-Performance Controller
to interface with a
400-MHz, 72-bit wide DDR3 SDRAM interface.
1. In the
Memory Setting
tab, set
Speed grade
to
2
.
2. For
PLL reference clock frequency
, enter
100
(to match the on-board oscillator).
3. For
Memory clock frequency
, enter
400
(the maximum frequency supported for
DDR3 SDRAM interfaces on Stratix III devices).
4. For the memory preset, select
S3MB1_Derated (Micron
MT9JSF12872AY-1G1BZES)
, which gives a 72-bit wide 1,152-MB 533-MHz DDR3
.
Figure 8.
Select the DDR3 SDRAM High-Performance Controller