![Altera Cyclone V Device Handbook Download Page 550](http://html1.mh-extra.com/html/altera/cyclone-v/cyclone-v_device-handbook_2910791550.webp)
Cortex-A9 MPU Subsystem Components
The Altera Cortex-A9 MPU subsystem consists of the following hardware blocks:
• ARM Cortex-A9 MPCore
• ARM L2C-310 L2 cache controller
• ACP ID mapper
• Debugging and trace features
Cortex-A9 MPCore
The MPU subsystem includes a stand-alone, full-featured ARM Cortex-A9 MPCore single- or dual-core
32-bit application processor. The processor, like other HPS masters, can access IP in the FPGA fabric through
the HPS-to-FPGA bridges.
Functional Description
The ARM Cortex-A9 MPCore contains the following blocks:
• One or two Cortex-A9 Revision r3p0 processors operating in SMP or AMP mode
• Snoop control unit (SCU)
• Private interval timer for each processor core
• Private watchdog timer for each processor core
• Global timer
• Interrupt controller
Each transaction originating from the Altera Cortex-A9 MPU subsystem can be flagged as secure or nonsecure.
Implementation Details
Table 6-1: Cortex-A9 MPCore Processor Configuration
This table shows the parameter settings for the Altera Cortex-A9 MPCore.
Options
Feature
1 or 2
Cortex-A9 processors
32 KB
Instruction cache size per Cortex-A9 processor
32 KB
Data cache size per Cortex-A9 processor
128 entries
TLB size per Cortex-A9 processor
Included
Media Processing Engine with NEON
™
technology
per Cortex-A9 processor
(4)
Included
Preload Engine per Cortex-A9 processor
16
Number of entries in the Preload Engine FIFO per
Cortex-A9 processor
(4)
Includes support for floating-point operations.
Cortex-A9 Microprocessor Unit Subsystem
Altera Corporation
cv_54006
Cortex-A9 MPU Subsystem Components
6-4
2013.12.30