Chapter 7: Register Descriptions
7–9
Altera-Defined Vendor Specific Extended Capability (VSEC)
November 2012
Altera Corporation
Arria V GZ Hard IP for PCI Express
Table 7–18
defines the
CvP Programming Control
register. This register is written by
the programming software to control CvP programming.
f
Refer to
Configuration via Protocol (CvP) Implementation in Altera FPGAs User Guide
more information about using CvP.
Table 7–19
defines the fields of the
Uncorrectable Internal Error Status
register.
This register reports the status of the internally checked errors that are uncorrectable.
When specific errors are enabled by the
Uncorrectable Internal Error Mask
register, they are handled as Uncorrectable Internal Errors as defined in the
Express Base Specification 3.0
. This register is for debug only. It should only be used to
observe behavior, not to drive logic custom logic.
Table 7–18. CvP Programming Control Register
Bits
Register Description
Reset Value
Access
[31:2]
Reserved.
0x0000
RO
[1]
START_XFER
. Sets the CvP output to the FPGA control block indicating the start
of a transfer.
1’b0
RW
[0]
CVP_CONFIG
. When asserted, instructs that the FPGA control block begin a
transfer via CvP.
1’b0
RW
Table 7–19. Uncorrectable Internal Error Status Register
Bits
Register Description
Access
[31:12]
Reserved.
RO
[11]
When set, indicates an RX buffer overflow condition in a posted request or Completion
RW1CS
[10]
Reserved.
RO
[9]
When set, indicates a parity error was detected on the Configuration Space to TX bus interface
RW1CS
[8]
When set, indicates a parity error was detected on the TX to Configuration Space bus interface
RW1CS
[7]
When set, indicates a parity error was detected in a TX TLP and the TLP is not sent.
RW1CS
[6]
When set, indicates that the Application Layer has detected an uncorrectable internal error.
RW1CS
[5]
When set, indicates a configuration error has been detected in CvP mode which is reported as
uncorrectable. This bit is set whenever a
CVP_CONFIG_ERROR
rises while in
CVP_MODE
.
RW1CS
[4]
When set, indicates a parity error was detected by the TX Data Link Layer.
RW1CS
[3]
When set, indicates a parity error has been detected on the RX to Configuration Space bus
interface.
RW1CS
[2]
When set, indicates a parity error was detected at input to the RX Buffer.
RW1CS
[1]
When set, indicates a retry buffer uncorrectable ECC error.
RW1CS
[0]
When set, indicates a RX buffer uncorrectable ECC error.
RW1CS