
ZYNQ Ultr FPGA Board AXU5EV-P User Manual
50 / 66
www.alinx.com
HDMI_IN_D7
B43_L7_P
AD11
HDMI Input Video Signal Data8
HDMI_IN_D8
B44_L5_P
AD15
HDMI Input Video Signal Data9
HDMI_IN_D9
B44_L5_N
AD14
HDMI Input Video Signal Data10
HDMI_IN_D10
B44_L3_P
AG13
HDMI Input Video Signal Data11
HDMI_IN_D11
B44_L3_N
AH13
HDMI Input Video Signal Data12
HDMI_IN_D12
B43_L12_N
AB9
HDMI Input Video Signal Data13
HDMI_IN_D13
B43_L12_P
AB10
HDMI Input Video Signal Data14
HDMI_IN_D14
B43_L10_N
Y10
HDMI Input Video Signal Data15
HDMI_IN_D15
B43_L10_P
W10
HDMI Input Video Signal Data16
HDMI_IN_D16
B44_L11_N
W11
HDMI Input Video Signal Data17
HDMI_IN_D17
B44_L11_P
W12
HDMI Input Video Signal Data18
HDMI_IN_D18
B44_L9_N
W13
HDMI Input Video Signal Data19
HDMI_IN_D19
B44_L9_P
W14
HDMI Input Video Signal Data20
HDMI_IN_D20
B44_L8_P
AB15
HDMI Input Video Signal Data21
HDMI_IN_D21
B44_L8_N
AB14
HDMI Input Video Signal Data22
HDMI_IN_D22
B43_L2_N
AG11
HDMI Input Video Signal Data23
HDMI_IN_SDA
B43_L5_P
AE12
ADV7611 IIC Control Clock
HDMI_IN_SCL
B43_L5_N
AF12
ADV7611 IIC Control Data
HDMI_DSCL
B45_L5_N
F10
EDID Read IIC Clock
HDMI_DSDA
B45_L5_P
G11
EDID Read IIC Data
Part 3.10: SFP Interface
The AXU5EV-P FPGA carrier board has two optical interfaces. Users can
purchase SFP optical modules (1.25G, 2.5G optical modules on the market)
and insert them into these four optical interfaces for optical data
communication. The two fiber interfaces are connected to the two RX/TX of the
GNK transceiver of ZYNQ BANK224, and the data rate of each TX
transmission and RX reception is up to 12.5Gb/s. The reference clock of the
GTH transceiver is provided by the 125M differential clock of the core board.
The SFP Schematic detailed is shown in Figure 3-10-1: