
ARTIX-7 FPGA Development Board AX7103 User Manual
36 / 55
www.alinx.com
Part 3.3: PCIe x4 Interface
The AX7103 FPGA development board provides an industrial-grade
high-speed data transfer PCIe x4 interface. The PCIE card interface conforms
to the standard PCIe card electrical specifications and can be used directly on
the x4 PCIe slot of a normal PC.
The transmit and receive signals of the PCIe interface are directly
connected to the GTP transceiver of the FPGA. The four channels of TX and
RX signals are connected to the FPGA in differential signals, and the single
channel communication rate can be up to 5G bit bandwidth. The PCIe
reference clock is provided to the AX7103 FPGA development board by the
PCIe slot of the PC with a reference clock frequency of 100Mhz.
The design diagram of the PCIe interface of the AX7103 FPGA
development board is shown in Figure 3-3-1, where the TX transmit signal and
the reference clock CLK signal are connected in AC coupled mode.
Figure 3-3-1: PCIex4 schematic