19
iDAQ-934_964 User Manual
C
ha
pte
r 3
Fu
nc
tio
n D
eta
ils
When the sample clock rises, the multiplexed analog input module automatically gen
-
erates required convert clocks using the maximum allowable convert clock rate of the
ADC for all enabled channels. The MUX routes one of the enabled channels for each
convert clock in the order of channel number. Figure 3.9 shows an example when 3
analog input channels (0, 1, and 2) are enabled. By this acquisition method, the tim
-
ing of conversion for all enabled channels can be as close as possible, which
approaches the result of a simultaneously sampled analog input module.
Figure 3.9 Acquisition of a multiplexed analog input module
Summary of Contents for iDAQ-934
Page 1: ...User Manual iDAQ Chassis iDAQ 934 iDAQ 964...
Page 10: ...iDAQ 934_964 User Manual x...
Page 11: ...Chapter 1 1 Start Using iDAQ Chassis...
Page 17: ...Chapter 2 2 Installation Guide...
Page 23: ...Chapter 3 3 Function Details Interface Introduction...
Page 44: ...iDAQ 934_964 User Manual 34...
Page 45: ...Appendix A A Specifications...
Page 48: ...iDAQ 934_964 User Manual 38 A 8 Function Block iDAQ 934 iDAQ 964...
Page 49: ...Appendix B B System Dimensions...
Page 50: ...iDAQ 934_964 User Manual 40 B 1 Chassis iDAQ 934...
Page 51: ...41 iDAQ 934_964 User Manual Appendix B System Dimensions iDAQ 964...
Page 52: ...iDAQ 934_964 User Manual 42 B 2 Mounting Wall Mount for iDAQ 934...
Page 53: ...43 iDAQ 934_964 User Manual Appendix B System Dimensions...