
ADM5120
Register Description
4.4.62 Timer, offset 0xF4
Bits
Type
Description
Initial value
15:0 RW
timer
unit 640ns, auto-reload, default 0xFFFF
16
RW
timer_en
timer enable, 0: disable
0
31:17
Reserved
Not
Applicable
Name
4.4.63 Reserved, offset 0xF8
Bits
Type Name
Description
Initial value
31:0
Reserved
Not
Applicable
4.4.64 Reserved, offset 0xFc
Bits
Type Name
Description
Initial value
31:0
Reserved
Not
Applicable
4.4.65 port0_LED, offset 0x100
Bits
Type Name
Description
Initial value
3:0
RW
p0_LED0
port0 LED[0] state, default = 1001, link/activity
1001
7:4
RW
p0_LED1
port0 LED[1] state, default = 0101, speed
0101
11:8 RW
p0_LED2
port0 LED[2] state, default = 1010, duplex/col
1010
14:12 RO
GPIOL_in[2:0]
the input value when programmed in input mode
31:15
Reserved
Not Applicable
Note:
port0 LED[2:0] pin (164,165,166) configuration register
4.4.66 port1_LED, offset 0x104
Bits
Type Name
Description
Initial value
3:0
RW
p1_LED0
port1 LED[0] state, default = 1001, link/activity
1001
RW
p1_LED1
port1 LED[1] state, default = 0101, speed
0101
11:8 RW
p1_LED2
port1 LED[2] state, default = 1010, duplex/col
1010
14:12 RO
GPIOL_in[5:3]
the input value when programmed in input mode
31:15
Reserved
Not Applicable
7:4
Note:
port1 LED[2:0] pin (161,162,163) configuration register
4.4.67 port2_LED, offset 0x108
Bits
Type Name
Description
Initial value
3:0
RW
p2_LED0
port2 LED[0] state, default = 1001, link/activity
1001
7:4
RW
p2_LED1
port2 LED[1] state, default = 0101, speed
0101
11:8 RW
p2_LED2
port2 LED[2] state, default = 1010, duplex/col
1010
14:12 RO
ADMtek Inc.
4-25
GPIOL_in[8:6]
the input value when programmed in input mode