
44
Operations
Leading
EDGE COMPUTING
For timebase synchronization, the PXIe-9834 acts as a slave
device, receiving 10MHz referenc
e
clock from the front panel CLK IN or
PXI_CLK10 from the PXIe
chassis.
Figure 3-19: PXI_CLK10 as 10MHz Reference
MUX
Phase Lock
Loop
Onboard Oscillator
PXI_CLK10
MUX
ADC 0
Buffer
ADC 1
ADC 2
ADC 3
Summary of Contents for PXIe-9834
Page 6: ...vi Preface Leading EDGE COMPUTING This page intentionally left blank ...
Page 10: ...x List of Figures Leading EDGE COMPUTING This page intentionally left blank ...
Page 12: ...xii List of Tables Leading EDGE COMPUTING This page intentionally left blank ...
Page 17: ...Introduction 5 PXIe 9834 Figure 1 2 Typical Frequency Response 50Ω input impedance ...
Page 30: ...18 Introduction Leading EDGE COMPUTING This page intentionally left blank ...
Page 34: ...22 Getting Started Leading EDGE COMPUTING This page intentionally left blank ...
Page 60: ...48 Calibration Leading EDGE COMPUTING This page intentionally left blank ...
Page 64: ...52 Important Safety Instructions Leading EDGE COMPUTING This page intentionally left blank ...