MC96FM204/FM214
April 7, 2016 Ver. 1.8
47
8.3 SFR Map
8.3.1 SFR Map Summary
Table 8-1 SFR Map Summary
00H/8H
(1)
01H/9H
02H/0AH
03H/0BH
04H/0CH
05H/0DH
06H/0EH
07H/0FH
0F8H
IP1
–
FSADRH
FSADRM
FSADRL
FIDR
FMCR
–
0F0H
B
–
–
–
–
–
–
–
0E8H
ACCSR
–
–
–
P0FSRL
P0FSRH
P1FSR
–
0E0H
ACC
LVICR
–
–
–
–
–
–
0D8H
AMPCR
–
–
–
–
–
–
–
0D0H
PSW
–
–
–
–
–
–
–
0C8H
OSCCR
–
–
–
–
–
–
–
0C0H
SPISR
–
T2CRL
T2CRH
T2ADRL
T2ADRH
T2BDRL
T2BDRH
0B8H
IP
–
T1CRL
T1CRH
T1ADRL
T1ADRH
T1BDRL
T1BDRH
0B0H
ADCCRL
–
T0CR
T0CNT
T0DR
SPICR
SPIDR
–
0A8H
IE
IE1
IE2
IE3
–
–
–
–
0A0H
EIFLAG
P2PU
EO
–
EIPOL0
EIPOL1
P0DB
P1DB
98H
LVRCR
P2IO
P2OD
ADCCRH
ADCDR
SHTDR
–
–
90H
P2
P0IO
P0OD
P0PU
P1IO
P1OD
P1PU
BUZCR
88H
P1
–
SCCR
BITCR
BITCNT
WDTCR
WDTDR/
WDTCNT
BUZDR
80H
P0
SP
DPL
DPH
DPL1
DPH1
RSTFR
PCON
NOTE) 1. 00H/8H(1), These registers are bit-addressable.
2. Do not use the
“direct bit test and branch” instruction on P0, P1, P2 and EIFLAG registers.
More detail information is at Appendix B.
Example) Avoid direct input port bit test and branch condition as below
if(P00)
→
if(P0 & 0x01)
-
Reserved
M8051 compatible
Summary of Contents for MC96FM204
Page 17: ...MC96FM204 FM214 April 7 2016 Ver 1 8 17 4 Package Diagram Figure 4 1 20 Pin SOP Package ...
Page 18: ...MC96FM204 FM214 18 April 7 2016 Ver 1 8 Figure 4 2 20 Pin TSSOP Package ...
Page 19: ...MC96FM204 FM214 April 7 2016 Ver 1 8 19 Figure 4 3 16 Pin SOP Package ...
Page 20: ...MC96FM204 FM214 20 April 7 2016 Ver 1 8 Figure 4 4 16 Pin TSSOP Package ...