184
MC96F6432S
ABOV Semiconductor Co., Ltd.
11.12.3 USIn UART Block Diagram
RXDn
Rx
Control
Clock
Recovery
Receive Shift Register
(RXSR)
Data
Recovery
DORn/PEn/FEn
Checker
USInDR[0], USInRX8[0], (Rx)
USInDR[1], USInRX8[1], (Rx)
TXDn
Tx
Control
Stop bit
Generator
Parity
Generator
Transmit Shift Register
(TXSR)
USInDR, USInTX8, (Tx)
USInP[1:0]
M
U
X
LOOPSn
TXCn
TXCIEn
DRIEn
DREn
Empty signal
To interrupt
block
INT_ACK
Clear
RXCn
RXCIEn
WAKEIEn
WAKEn
At Stop mode
To interrupt
block
SCLK
(fx: System clock)
Low level
detector
2
USInS[2:0]
3
USInS[2:0]
3
TXEn
RXEn
DBLSn
USInSB
Baud Rate Generator
USInBD
I
N
T
E
R
N
A
L
B
U
S
L
I
N
E
SCKn
ACK
Control
Clock
Sync Logic
Master
USInMS[1:0]
M
U
X
M
U
X
USInMS[1:0]
USInMS[1:0]
2
2
2
Figure 11.57
USIn USART Block Diagram(n = 0, 1)
Summary of Contents for MC96F6432S Series
Page 15: ...15 MC96F6432S ABOV Semiconductor Co Ltd 4 Package Diagram Figure 4 1 44 Pin MQFP Package...
Page 16: ...16 MC96F6432S ABOV Semiconductor Co Ltd Figure 4 2 32 Pin LQFP Package...
Page 17: ...17 MC96F6432S ABOV Semiconductor Co Ltd Figure 4 3 32 Pin SOP Package...
Page 18: ...18 MC96F6432S ABOV Semiconductor Co Ltd Figure 4 4 28 Pin SOP Package...
Page 19: ...19 MC96F6432S ABOV Semiconductor Co Ltd Figure 4 5 28 Pin TSSOP Package...