MC96F6432
234
June 22, 2018 Ver. 2.9
11.13.3 USI1 UART Block Diagram
RXD1
Rx
Control
Clock
Recovery
Receive Shift Register
(RXSR)
Data
Recovery
DOR1/PE1/FE1
Checker
USI1DR[0], USI1RX8[0], (Rx)
USI1DR[1], USI1RX8[1], (Rx)
TXD1
Tx
Control
Stop bit
Generator
Parity
Generator
Transmit Shift Register
(TXSR)
USI1DR, USI1TX8, (Tx)
USI1P[1:0]
M
U
X
LOOPS1
TXC1
TXCIE1
DRIE1
DRE1
Empty signal
To interrupt
block
INT_ACK
Clear
RXC1
RXCIE1
WAKEIE1
WAKE1
At Stop mode
To interrupt
block
SCLK
(fx: System clock)
Low level
detector
2
USI1S[2:0]
3
USI1S[2:0]
3
TXE1
RXE1
DBLS1
USI1SB
Baud Rate Generator
USI1BD
I
N
T
E
R
N
A
L
B
U
S
L
I
N
E
SCK1
ACK
Control
Clock
Sync Logic
Master
USI1MS[1:0]
M
U
X
M
U
X
USI1MS[1:0]
USI1MS[1:0]
2
2
2
Figure 11.78 USI1 UART Block Diagram
Summary of Contents for MC96F6432 Series
Page 24: ...MC96F6432 24 June 22 2018 Ver 2 9 4 Package Diagram Figure 4 1 48 Pin LQFP 0707 Package...
Page 25: ...MC96F6432 June 22 2018 Ver 2 9 25 Figure 4 2 44 Pin MQFP Package...
Page 26: ...MC96F6432 26 June 22 2018 Ver 2 9 Figure 4 3 32 Pin LQFP Package...
Page 27: ...MC96F6432 June 22 2018 Ver 2 9 27 Figure 4 4 32 Pin SOP Package...
Page 28: ...MC96F6432 28 June 22 2018 Ver 2 9 Figure 4 5 28 Pin SOP Package...